aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs
Commit message (Expand)AuthorAgeFilesLines
* Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-2813-248/+835
|\
| * Merge pull request #1332 from YosysHQ/dave/ecp5gsrDavid Shah2019-08-286-54/+212
| |\
| | * ecp5: Add GSR supportDavid Shah2019-08-276-54/+212
| * | xilinx: Add SRLC16E primitive.Marcin Kościelnicki2019-08-271-1/+21
| * | Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-261-0/+8
| |\|
| * | Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-231-1/+1
| |\ \
| * \ \ Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-233-18/+36
| |\ \ \
| * \ \ \ Merge remote-tracking branch 'origin/master' into mwk/xilinx_bufgmapEddie Hung2019-08-2329-299/+1059
| |\ \ \ \
| * | | | | move attributes to wiresMarcin Kościelnicki2019-08-136-283/+537
| * | | | | minor review fixesMarcin Kościelnicki2019-08-131-1/+1
| * | | | | review fixesMarcin Kościelnicki2019-08-131-18/+27
| * | | | | Add clock buffer insertion pass, improve iopadmap.Marcin Kościelnicki2019-08-136-71/+220
* | | | | | Merge branch 'master' into eddie/xilinx_srlEddie Hung2019-08-261-0/+8
|\ \ \ \ \ \ | | |_|_|_|/ | |/| | | |
| * | | | | Add undocumented featureEddie Hung2019-08-231-0/+8
| | |_|_|/ | |/| | |
* | | | | xilinx_srl now copes with word-level flops $dff{,e}Eddie Hung2019-08-231-8/+3
* | | | | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-233-15/+30
|\| | | |
| * | | | Forgot oneEddie Hung2019-08-231-1/+2
| | |_|/ | |/| |
| * | | Put abc_* attributes above portEddie Hung2019-08-233-14/+28
| | |/ | |/|
* | | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-2214-92/+961
|\| |
| * | Fix missing newline at end of fileClifford Wolf2019-08-221-1/+1
| * | Merge pull request #1289 from mmicko/anlogic_fixesClifford Wolf2019-08-225-91/+162
| |\ \
| | * \ Merge remote-tracking branch 'upstream/master' into anlogic_fixesMiodrag Milanovic2019-08-187-165/+37
| | |\ \
| | * | | Proper arith for Anlogic and use standard passMiodrag Milanovic2019-08-125-91/+162
| | | |/ | | |/|
| * | | Fix missing newline at end of fileClifford Wolf2019-08-221-1/+1
| * | | Merge pull request #1281 from mmicko/efinixClifford Wolf2019-08-229-0/+798
| |\ \ \
| | * | | Fix formatingMiodrag Milanovic2019-08-111-2/+2
| | * | | one bit enable signalMiodrag Milanovic2019-08-111-1/+1
| | * | | fix mixing signals on FF mappingMiodrag Milanovic2019-08-111-4/+4
| | * | | Replaced custom step with setundefMiodrag Milanovic2019-08-113-91/+1
| | * | | Fixed data widthMiodrag Milanovic2019-08-111-2/+2
| | * | | Adding new pass to fix carry chainMiodrag Milanovic2019-08-113-0/+124
| | * | | cleanupMiodrag Milanovic2019-08-111-4/+7
| | * | | Fix COMiodrag Milanovic2019-08-091-26/+24
| | * | | Merge remote-tracking branch 'upstream/master' into efinixMiodrag Milanovic2019-08-099-267/+303
| | |\ \ \
| | * | | | clock for ram trough gbufMiodrag Milanovic2019-08-041-0/+6
| | * | | | Added bram supportMiodrag Milanovic2019-08-046-1/+260
| | * | | | Custom step to add global clock buffersMiodrag Milanovic2019-08-034-1/+129
| | * | | | Initial EFINIX supportMiodrag Milanovic2019-08-035-0/+370
* | | | | | Add variable length support to xilinx_srlEddie Hung2019-08-211-4/+3
* | | | | | abc9 to perform new 'map_ffs' before 'map_luts'Eddie Hung2019-08-211-3/+18
* | | | | | Add init supportEddie Hung2019-08-211-1/+1
|/ / / / /
* | | | | Missing newlineEddie Hung2019-08-201-1/+1
* | | | | Merge pull request #1209 from YosysHQ/eddie/synth_xilinxEddie Hung2019-08-204-16/+19
|\ \ \ \ \
| * \ \ \ \ Merge remote-tracking branch 'origin/master' into eddie/synth_xilinxEddie Hung2019-08-2026-343/+629
| |\ \ \ \ \ | | | |_|_|/ | | |/| | |
| * | | | | Update Makefile tooEddie Hung2019-07-181-2/+2
| * | | | | Work in progress for renaming labels/options in synth_xilinxEddie Hung2019-07-183-14/+17
* | | | | | Merge pull request #1304 from YosysHQ/eddie/abc9_refactorEddie Hung2019-08-203-19/+41
|\ \ \ \ \ \ | |_|/ / / / |/| | | | |
| * | | | | Unify abc_carry_{in,out} into abc_carry and use port dir, as @mithroEddie Hung2019-08-193-6/+6
| * | | | | Update abc_* attr in ecp5 and ice40Eddie Hung2019-08-162-11/+21
| * | | | | Attach abc_scc_break, abc_carry_{in,out} attr to ports not modulesEddie Hung2019-08-161-8/+20
| | |_|_|/ | |/| | |