aboutsummaryrefslogtreecommitdiffstats
path: root/tests
Commit message (Expand)AuthorAgeFilesLines
* Merge remote-tracking branch 'origin/master' into xaigEddie Hung2019-06-215-1/+298
|\
| * Merge pull request #1108 from YosysHQ/clifford/fix1091Eddie Hung2019-06-211-1/+140
| |\
| | * Missing a `clean` and `opt_expr -mux_bool` in testEddie Hung2019-06-201-0/+4
| | * Add testEddie Hung2019-06-201-1/+136
| * | Merge pull request #1085 from YosysHQ/eddie/shregmap_improveEddie Hung2019-06-212-0/+114
| |\ \
| | * | Add shregmap -tech xilinx testEddie Hung2019-06-122-2/+63
| * | | Merge pull request #1119 from YosysHQ/eddie/fix1118Clifford Wolf2019-06-211-0/+11
| |\ \ \
| | * | | Add testEddie Hung2019-06-201-0/+11
| | | |/ | | |/|
| * | | Extend sign extension testsEddie Hung2019-06-201-4/+16
| * | | Remove leftover commentEddie Hung2019-06-201-3/+0
| * | | Add testEddie Hung2019-06-201-0/+24
| |/ /
* | | Merge remote-tracking branch 'origin/master' into xaigEddie Hung2019-06-206-21/+62
|\| |
| * | Update some .gitignore filesClifford Wolf2019-06-202-3/+3
| * | Add proper test for SV-style arraysClifford Wolf2019-06-203-6/+16
| * | Merge branch 'unpacked_arrays' of https://github.com/towoe/yosys-sv into towo...Clifford Wolf2019-06-202-0/+6
| |\ \
| | * | Unpacked array declaration using sizeTobias Wölfel2019-06-192-0/+6
| * | | Merge pull request #1105 from YosysHQ/clifford/fixlogicinitClifford Wolf2019-06-192-14/+37
| |\ \ \
| | * | | Add defvalue test, minor autotest fixes for .sv filesClifford Wolf2019-06-192-14/+37
| | |/ /
| * / / Make tests/aiger less chattyClifford Wolf2019-06-191-4/+6
| |/ /
* | | Fix issue with part of PI being 1'bxEddie Hung2019-06-201-0/+5
* | | Revert "Merge remote-tracking branch 'origin/eddie/muxpack' into xc7mux"Eddie Hung2019-06-122-247/+0
* | | Add a couple more testsEddie Hung2019-06-121-0/+12
* | | Revert "Merge remote-tracking branch 'origin/eddie/shregmap_improve' into xc7...Eddie Hung2019-06-122-53/+0
* | | Revert "Merge remote-tracking branch 'origin/eddie/muxpack' into xc7mux"Eddie Hung2019-06-122-41/+0
* | | Merge remote-tracking branch 'origin/eddie/shregmap_improve' into xc7muxEddie Hung2019-06-102-0/+53
|\ \ \ | | |/ | |/|
| * | Add testEddie Hung2019-06-102-0/+53
| |/
* | Merge remote-tracking branch 'origin/master' into xc7muxEddie Hung2019-06-101-1/+6
|\|
| * Add some more commentsEddie Hung2019-06-101-1/+6
* | Merge remote-tracking branch 'origin/master' into xc7muxEddie Hung2019-06-0728-33/+138
|\|
| * Test *.aag too, by using *.aig as referenceEddie Hung2019-06-071-0/+19
| * Use ABC to convert from AIGER to VerilogEddie Hung2019-06-071-2/+3
| * Use ABC to convert AIGER to Verilog, then sat against YosysEddie Hung2019-06-071-21/+15
| * Add symbols to AIGER test inputs for ABCEddie Hung2019-06-0722-8/+40
| * Merge pull request #1077 from YosysHQ/clifford/pr983Clifford Wolf2019-06-072-0/+31
| |\
| | * Merge branch 'pr_elab_sys_tasks' of https://github.com/udif/yosys into cliffo...Clifford Wolf2019-06-072-0/+31
| | |\
| | | * Initial implementation of elaboration system tasksUdi Finkelstein2019-05-032-0/+31
| * | | Rename implicit_ports.sv test to implicit_ports.vClifford Wolf2019-06-071-0/+0
| |/ /
| * | Cleanup tux3-implicit_named_connectionClifford Wolf2019-06-072-12/+1
| * | Merge branch 'implicit_named_connection' of https://github.com/tux3/yosys int...Clifford Wolf2019-06-074-3/+42
| |\ \
| | * | SystemVerilog support for implicit named port connectionstux32019-06-064-3/+42
* | | | Merge remote-tracking branch 'origin/eddie/muxpack' into xc7muxEddie Hung2019-06-062-0/+41
|\ \ \ \
| * | | | Fix and test for balanced caseEddie Hung2019-06-062-0/+41
* | | | | Merge remote-tracking branch 'origin/eddie/muxpack' into xc7muxEddie Hung2019-06-0615-0/+512
|\| | | |
| * | | | Fix warningsEddie Hung2019-06-062-3/+3
| * | | | Support cascading $pmux.A with $mux.A and $mux.BEddie Hung2019-06-062-0/+40
| * | | | Add non exclusive testEddie Hung2019-06-062-0/+56
| * | | | One more and tidy upEddie Hung2019-06-062-6/+28
| * | | | Add a few more special case testsEddie Hung2019-06-062-0/+51
| * | | | Add tests, fix for !=Eddie Hung2019-06-062-0/+78
| |/ / /
| * | | Moved tests that fail with Icarus Verilog to /tests/various. Those tests are ...Maciej Kurc2019-06-044-0/+46