aboutsummaryrefslogtreecommitdiffstats
path: root/passes/abc
Commit message (Collapse)AuthorAgeFilesLines
* Added additional gate types: $_NAND_ $_NOR_ $_XNOR_ $_AOI3_ $_OAI3_ $_AOI4_ ↵Clifford Wolf2014-08-161-25/+161
| | | | $_OAI4_
* Renamed $lut ports to follow A-Y naming schemeClifford Wolf2014-08-151-2/+2
|
* Renamed $_INV_ cell type to $_NOT_Clifford Wolf2014-08-151-2/+2
|
* Added module->portsClifford Wolf2014-08-141-2/+1
|
* Added "abc -D" for setting delay targetClifford Wolf2014-08-141-5/+18
|
* Filter ANSI escape sequences from ABC outputClifford Wolf2014-08-131-0/+15
|
* No implicit conversion from IdString to anything elseClifford Wolf2014-08-021-1/+1
|
* Preparations for RTLIL::IdString redesign: cleanup of existing codeClifford Wolf2014-08-021-1/+1
|
* Renamed port access function on RTLIL::Cell, added param access functionsClifford Wolf2014-07-312-37/+37
|
* Added module->design and cell->module, wire->module pointersClifford Wolf2014-07-311-1/+1
|
* Moved some stuff to kernel/yosys.{h,cc}, using Yosys:: namespaceClifford Wolf2014-07-311-2/+2
|
* Using log_assert() instead of assert()Clifford Wolf2014-07-281-5/+4
|
* Refactoring: Renamed RTLIL::Design::modules to modules_Clifford Wolf2014-07-272-3/+3
|
* Refactoring: Renamed RTLIL::Module::cells to cells_Clifford Wolf2014-07-271-6/+6
|
* Refactoring: Renamed RTLIL::Module::wires to wires_Clifford Wolf2014-07-272-34/+34
|
* Changed a lot of code to the new RTLIL::Wire constructorsClifford Wolf2014-07-262-22/+8
|
* Manual fixes for new cell connections APIClifford Wolf2014-07-262-2/+2
|
* Changed users of cell->connections_ to the new API (sed command)Clifford Wolf2014-07-262-48/+48
| | | | | | | | | git grep -l 'connections_' | xargs sed -i -r -e ' s/(->|\.)connections_\["([^"]*)"\] = (.*);/\1set("\2", \3);/g; s/(->|\.)connections_\["([^"]*)"\]/\1get("\2")/g; s/(->|\.)connections_.at\("([^"]*)"\)/\1get("\2")/g; s/(->|\.)connections_.push_back/\1connect/g; s/(->|\.)connections_/\1connections()/g;'
* Renamed RTLIL::{Module,Cell}::connections to connections_Clifford Wolf2014-07-262-48/+48
|
* Use only module->addCell() and module->remove() to create and delete cellsClifford Wolf2014-07-252-50/+16
|
* Replaced more old SigChunk programming patternsClifford Wolf2014-07-241-19/+19
|
* Removed RTLIL::SigSpec::optimize()Clifford Wolf2014-07-231-3/+0
|
* Removed RTLIL::SigSpec::expand() methodClifford Wolf2014-07-231-30/+23
|
* Refactoring {SigSpec|SigChunk}(RTLIL::Wire *wire, ..) constructor -- step 3/3Clifford Wolf2014-07-231-1/+1
|
* Refactoring {SigSpec|SigChunk}(RTLIL::Wire *wire, ..) constructor -- step 2/3Clifford Wolf2014-07-231-1/+1
|
* Refactoring {SigSpec|SigChunk}(RTLIL::Wire *wire, ..) constructor -- step 1/3Clifford Wolf2014-07-231-1/+1
|
* SigSpec refactoring: using the accessor functions everywhereClifford Wolf2014-07-222-39/+39
|
* SigSpec refactoring: renamed chunks and width to __chunks and __widthClifford Wolf2014-07-222-39/+39
|
* - kernel/register.h, kernel/driver.cc: refactor ↵Siesh1oo2014-03-121-1/+1
| | | | | | | rewrite_yosys_exe()/get_share_file_name() to portable proc_self_dirname()/proc_share_dirname(). This refactoring improves robustness and allows OSX support with only 7 new lines of code, and easy extension for other systems. - passes/abc/abc.cc, passes/cmds/show.cc, passes/techmap/techmap.cc: use new, refactored semantics.
* Merged a few fixes for non-posix systems from github.com/Siesh1oo/yosysClifford Wolf2014-03-111-2/+7
| | | | (see https://github.com/cliffordwolf/yosys/pull/28)
* Fixed memory corruption in passes/abc/blifparse.ccClifford Wolf2014-03-111-1/+1
|
* Verbose reading of liberty and constr files in ABC passClifford Wolf2014-03-091-2/+2
|
* Added abc -keepff optionClifford Wolf2014-02-141-5/+18
|
* updated default ABC command stringsClifford Wolf2014-02-131-4/+4
|
* Updated ABCClifford Wolf2014-02-131-0/+23
|
* Removed double blanks in ABC default command sequencesClifford Wolf2014-02-131-4/+4
|
* Updated ABC and some related changesClifford Wolf2014-02-131-10/+31
|
* Updated ABC to rev e97a6e1d59b9Clifford Wolf2014-02-121-4/+49
|
* Added support for "keep" attribute to abc passClifford Wolf2014-02-081-1/+1
|
* Re-enabled abc "retime" after sorting yout the yosys-bigsim problemClifford Wolf2014-02-071-7/+0
|
* Disabled ABC retime for now (elliptic_curve_group testcase in yosys-bigsim ↵Clifford Wolf2014-02-061-0/+7
| | | | failed)
* Added "retime" to standard ABC recipesClifford Wolf2014-02-061-4/+4
|
* Added support for inline commands to abc -scriptClifford Wolf2014-02-041-39/+75
|
* Fixed use of limited length buffer in ABC blif parserClifford Wolf2013-12-311-7/+16
|
* Added abc -dff and -clk supportClifford Wolf2013-12-313-34/+173
|
* Now using BLIF as ABC input formatClifford Wolf2013-12-311-37/+54
|
* Always use BLIF as ABC output formatClifford Wolf2013-12-315-268/+31
|
* Tighter integration of ABC buildClifford Wolf2013-11-271-0/+2
|
* Updated abcClifford Wolf2013-11-211-10/+27
|
* Renamed temp module generated by "abc" pass from "logic" to "netlist"Clifford Wolf2013-11-192-6/+6
|