aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs
Commit message (Expand)AuthorAgeFilesLines
* Merge remote-tracking branch 'origin/master' into xc7dspEddie Hung2019-08-2014-200/+97
|\
| * Merge pull request #1209 from YosysHQ/eddie/synth_xilinxEddie Hung2019-08-204-16/+19
| |\
| | * Merge remote-tracking branch 'origin/master' into eddie/synth_xilinxEddie Hung2019-08-2026-343/+629
| | |\
| | * | Update Makefile tooEddie Hung2019-07-181-2/+2
| | * | Work in progress for renaming labels/options in synth_xilinxEddie Hung2019-07-183-14/+17
| * | | Merge pull request #1304 from YosysHQ/eddie/abc9_refactorEddie Hung2019-08-203-19/+41
| |\ \ \ | | |_|/ | |/| |
| | * | Unify abc_carry_{in,out} into abc_carry and use port dir, as @mithroEddie Hung2019-08-193-6/+6
| | * | Update abc_* attr in ecp5 and ice40Eddie Hung2019-08-162-11/+21
| | * | Attach abc_scc_break, abc_carry_{in,out} attr to ports not modulesEddie Hung2019-08-161-8/+20
| * | | Merge branch 'master' into eddie/pr1266_againwhitequark2019-08-181-15/+5
| |\ \ \
| | * \ \ Merge pull request #1250 from bwidawsk/masterEddie Hung2019-08-161-15/+5
| | |\ \ \ | | | |/ / | | |/| |
| | | * | techlibs/intel: Clean up MakefileBen Widawsky2019-08-051-15/+5
| * | | | Fix $lut pin ordering inside $__ICE40_CARRY_WRAPPEREddie Hung2019-08-121-1/+1
| * | | | Revert "Merge pull request #1280 from YosysHQ/revert-1266-eddie/ice40_full_ad...Eddie Hung2019-08-126-150/+32
| |/ / /
* | | | Merge branch 'xc7dsp' of github.com:YosysHQ/yosys into xc7dspEddie Hung2019-08-151-1/+5
|\ \ \ \
| * | | | xilinx: Rework labels for faster Verilator testingDavid Shah2019-08-131-1/+5
* | | | | Only swap ports if $mul and not $__mulEddie Hung2019-08-131-1/+1
* | | | | Add assign PCOUT = P to DSP48E1Eddie Hung2019-08-131-0/+2
* | | | | Add DSP_A_MAXWIDTH_PARTIAL, refactorEddie Hung2019-08-132-145/+111
|/ / / /
* | | | Merge remote-tracking branch 'origin/master' into xc7dspEddie Hung2019-08-126-28/+50
|\| | |
| * | | Revert "Wrap SB_LUT+SB_CARRY into $__ICE40_CARRY_WRAPPER"David Shah2019-08-106-32/+150
| * | | Merge pull request #1258 from YosysHQ/eddie/cleanupClifford Wolf2019-08-105-20/+14
| |\ \ \
| | * | | substr() -> compare()Eddie Hung2019-08-071-3/+3
| | * | | RTLIL::S{0,1} -> State::S{0,1}Eddie Hung2019-08-071-1/+1
| | * | | Merge remote-tracking branch 'origin/master' into eddie/cleanupEddie Hung2019-08-072-117/+252
| | |\ \ \
| | * | | | stoi -> atoiEddie Hung2019-08-073-3/+3
| | * | | | Fix spacingEddie Hung2019-08-061-3/+3
| | * | | | Use std::stoi instead of atoi(<str>.c_str())Eddie Hung2019-08-061-1/+1
| | * | | | Make liberal use of IdString.in()Eddie Hung2019-08-061-14/+8
| * | | | | Merge pull request #1270 from YosysHQ/eddie/alu_lcu_docClifford Wolf2019-08-101-8/+36
| |\ \ \ \ \
| | * | | | | Reformat so it shows up/looks nice when "help $alu" and "help $alu+"Eddie Hung2019-08-091-25/+34
| | * | | | | A bit more on where $lcu comes fromEddie Hung2019-08-091-0/+2
| | * | | | | Add more commentsEddie Hung2019-08-091-4/+18
| | * | | | | Add a few comments to document $alu and $lcuEddie Hung2019-08-081-9/+12
| | | |/ / / | | |/| | |
| * | | | | Allow whitebox modules to be overwrittenEddie Hung2019-08-071-2/+0
| * | | | | Add ice40_wrapcarry pass, rename $__ICE40_FULL_ADDER -> CARRY_WRAPPEREddie Hung2019-08-073-10/+17
| * | | | | Add testEddie Hung2019-08-071-1/+10
| * | | | | Remove ice40_unlutEddie Hung2019-08-072-107/+0
| * | | | | Wrap SB_CARRY+SB_LUT into $__ICE40_FULL_ADDEREddie Hung2019-08-073-39/+14
| |/ / / /
* | | | | Add wreduce to synth_ice40 -dsp as wellEddie Hung2019-08-091-0/+1
* | | | | Pack partial-product adder DSP48E1 packingEddie Hung2019-08-091-0/+2
* | | | | Remove signed from ports in +/xilinx/dsp_map.vEddie Hung2019-08-081-1/+1
* | | | | Rework ice40_dsp to map to SB_MAC16 earlier, and check before packingEddie Hung2019-08-083-1/+36
* | | | | Combine techmap callsEddie Hung2019-08-081-2/+1
* | | | | Move xilinx_dsp to before alumaccEddie Hung2019-08-081-6/+4
* | | | | INMODE is 5 bitsEddie Hung2019-08-081-1/+1
* | | | | Fix copy-pasta typoEddie Hung2019-08-081-2/+2
* | | | | ecp5: Replace '-dsp' with inverse logic '-nodsp' to match synth_xilinxDavid Shah2019-08-081-11/+11
* | | | | ecp5: Bring up to date with mul2dsp changesDavid Shah2019-08-082-2/+10
* | | | | Merge branch 'xc7dsp' of github.com:YosysHQ/yosys into xc7dspDavid Shah2019-08-087-125/+278
|\ \ \ \ \