aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/xilinx
Commit message (Expand)AuthorAgeFilesLines
...
| * | | | | FDCE ports to be alphabeticalEddie Hung2019-12-311-3/+3
| * | | | | Fix attributes on $__ABC9_ASYNC[01] whiteboxEddie Hung2019-12-311-2/+2
| * | | | | Fix incorrect $__ABC9_ASYNC[01] boxEddie Hung2019-12-311-2/+2
| * | | | | Do not offset FD* box timings due to -46ps TsuEddie Hung2019-12-301-12/+21
| * | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-12-308-21/+374
| |\ \ \ \ \
| * | | | | | Tidy up abc9_map.vEddie Hung2019-12-301-103/+103
| * | | | | | Add "synth_xilinx -dff" option, cleanup abc9Eddie Hung2019-12-302-2/+98
| * | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-12-201-24/+10
| |\ \ \ \ \ \
| * \ \ \ \ \ \ Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-12-204-172/+240
| |\ \ \ \ \ \ \
| * | | | | | | | Add RAM{32,64}M to abc9_map.vEddie Hung2019-12-191-0/+78
| * | | | | | | | Split into $__ABC9_ASYNC[01], do not add cell->type to clkdomain_tEddie Hung2019-12-195-36/+55
| * | | | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-12-1912-77/+967
| |\ \ \ \ \ \ \ \
| * | | | | | | | | abc9_map.v: fix Xilinx LUTRAMEddie Hung2019-12-121-6/+6
| * | | | | | | | | Fix commentEddie Hung2019-12-091-1/+1
| * | | | | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-12-065-633/+868
| |\ \ \ \ \ \ \ \ \ | | | |_|_|_|_|_|/ / | | |/| | | | | | |
| * | | | | | | | | Remove creation of $abc9_control_wireEddie Hung2019-12-061-16/+6
| * | | | | | | | | abc9 to use mergeability class to differentiate sync/asyncEddie Hung2019-12-061-12/+15
| * | | | | | | | | Remove clkpartEddie Hung2019-12-051-4/+0
| * | | | | | | | | Revert "Special abc9_clock wire to contain only clock signal"Eddie Hung2019-12-051-10/+12
| * | | | | | | | | Missing wire declarationEddie Hung2019-12-041-0/+1
| * | | | | | | | | abc9_map.v to transform INIT=1 to INIT=0Eddie Hung2019-12-041-118/+201
| * | | | | | | | | Oh deary meEddie Hung2019-12-041-4/+4
| * | | | | | | | | output reg Q -> output Q to suppress warningEddie Hung2019-12-041-8/+8
| * | | | | | | | | abc9_map.v to do `zinit' and make INIT = 1'b0Eddie Hung2019-12-041-70/+112
| * | | | | | | | | Add abc9_init wire, attach to abc9_flop cellEddie Hung2019-12-031-2/+12
| * | | | | | | | | Revert "Add INIT value to abc9_control"Eddie Hung2019-12-031-8/+8
| * | | | | | | | | techmap abc_unmap.v before xilinx_srl -fixedEddie Hung2019-12-031-6/+5
| * | | | | | | | | Add INIT value to abc9_controlEddie Hung2019-12-021-8/+8
| * | | | | | | | | clkpart -unpart into 'finalize'Eddie Hung2019-11-281-3/+4
| * | | | | | | | | ean call after abc{,9}Eddie Hung2019-11-271-1/+2
| * | | | | | | | | Merge remote-tracking branch 'origin/eddie/write_xaiger_improve' into xaig_dffEddie Hung2019-11-273-25/+30
| |\ \ \ \ \ \ \ \ \
| * | | | | | | | | | Move 'clean' from map_luts to finalizeEddie Hung2019-11-261-1/+1
| * | | | | | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-11-252-3/+11
| |\ \ \ \ \ \ \ \ \ \
| * | | | | | | | | | | Special abc9_clock wire to contain only clock signalEddie Hung2019-11-251-12/+10
| * | | | | | | | | | | For abc9, run clkpart before ff_map and after abc9Eddie Hung2019-11-231-0/+2
| * | | | | | | | | | | Merge branch 'eddie/xaig_dff_adff' into xaig_dffEddie Hung2019-11-211-12/+16
| |\ \ \ \ \ \ \ \ \ \ \
| | * | | | | | | | | | | Do not drop async control signals in abc_map.vEddie Hung2019-11-191-12/+16
| * | | | | | | | | | | | Add blackbox model for $__ABC9_FF_ so that clock partitioning worksEddie Hung2019-11-201-0/+3
| * | | | | | | | | | | | Fix INIT valuesEddie Hung2019-11-201-4/+4
| |/ / / / / / / / / / /
| * | | | | | | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-11-1922-23020/+30968
| |\ \ \ \ \ \ \ \ \ \ \
| * \ \ \ \ \ \ \ \ \ \ \ Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-10-081-5/+9
| |\ \ \ \ \ \ \ \ \ \ \ \
| * | | | | | | | | | | | | CleanupEddie Hung2019-10-071-7/+2
| * | | | | | | | | | | | | Rename $currQ to $abc9_currQEddie Hung2019-10-071-46/+46
| * | | | | | | | | | | | | Update comments in abc9_map.vEddie Hung2019-10-071-131/+57
| * | | | | | | | | | | | | Remove -D_ABC9Eddie Hung2019-10-071-2/+0
| * | | | | | | | | | | | | Do not require changes to cells_sim.v; try and work out comb modelEddie Hung2019-10-054-230/+200
| * | | | | | | | | | | | | abc -> abc9Eddie Hung2019-10-041-3/+3
| * | | | | | | | | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-10-044-181/+9
| |\ \ \ \ \ \ \ \ \ \ \ \ \
| * | | | | | | | | | | | | | Use read_args for read_verilogEddie Hung2019-10-041-3/+6
| * | | | | | | | | | | | | | Fix merge issuesEddie Hung2019-10-042-9/+10