aboutsummaryrefslogtreecommitdiffstats
path: root/tests/memlib/memlib_wide_sp.txt
blob: 7780e4f9d2d07b707d88eab5ffa4a2efb4ffa011 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
ram block \RAM_WIDE_SP {
	cost 2;
	abits 6;
	widths 1 2 5 10 20 per_port;
	byte 5;
	init any;
	port srsw "A" {
		ifdef WIDTH_MIX {
			option "WIDTH_MIX" 1 {
				width mix;
			}
		} else {
			option "WIDTH_MIX" 0 {
				width tied;
			}
		}
		clock posedge;
		rden;
		rdwr old;
		rdsrst any ungated;
	}
}