aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/xilinx/arith_map.v
Commit message (Expand)AuthorAgeFilesLines
* Fixing old e-mail addresses and deadnamesClaire Xenia Wolf2021-06-081-1/+1
* verilog: significant block scoping improvementsZachary Snow2021-01-311-2/+4
* Remove EXPLICIT_CARRY logic.Keith Rothman2020-07-231-113/+1
* Add force_downto and force_upto wire attributes.Marcelina Koƛcielnicka2020-05-191-0/+23
* xilinx: Initial support for LUT4 devices.Marcin Koƛcielnicki2020-02-071-11/+42
* Fix $lcu -> MUXCY mapping, credit @mwkmwkmwkEddie Hung2020-02-061-4/+5
* Fix/cleanup +/xilinx/arith_map.vEddie Hung2020-02-061-111/+44
* Deprecate `_CLB_CARRY from +/xilinx/arith_map.v since #1623Eddie Hung2020-01-171-117/+82
* +/xilinx/arith_map.v fix $lcu ruleEddie Hung2020-01-171-6/+6
* Instead of MUXCY/XORCY use CARRY4 (with timing)Eddie Hung2019-05-211-2/+2
* Changes required for VPR place and route synth_xilinx.Keith Rothman2019-03-011-7/+275
* Fixed trailing whitespacesClifford Wolf2015-07-021-2/+2
* Various cleanups in xilinx techlibClifford Wolf2015-01-181-0/+91