aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/xilinx
Commit message (Expand)AuthorAgeFilesLines
* Merge branch 'xc7dsp' of github.com:YosysHQ/yosys into xc7dspEddie Hung2019-08-307-204/+652
|\
| * Merge branch 'master' into xc7dspDavid Shah2019-08-3010-218/+682
| |\
| | * Add (* clkbuf_sink *) to SRLC16E, reorder ports to match vendorEddie Hung2019-08-281-3/+8
| | * xilinx: Add SRLC16E primitive.Marcin Kościelnicki2019-08-271-1/+21
| | * Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-261-0/+8
| | |\
| | | * Add undocumented featureEddie Hung2019-08-231-0/+8
| | * | Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-231-1/+1
| | |\|
| | | * Forgot oneEddie Hung2019-08-231-1/+2
| | * | Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-231-11/+22
| | |\|
| | | * Put abc_* attributes above portEddie Hung2019-08-231-7/+14
| | * | Merge remote-tracking branch 'origin/master' into mwk/xilinx_bufgmapEddie Hung2019-08-235-30/+39
| | |\|
| | * | move attributes to wiresMarcin Kościelnicki2019-08-136-283/+537
| | * | minor review fixesMarcin Kościelnicki2019-08-131-1/+1
| | * | review fixesMarcin Kościelnicki2019-08-131-18/+27
| | * | Add clock buffer insertion pass, improve iopadmap.Marcin Kościelnicki2019-08-136-71/+220
* | | | Merge remote-tracking branch 'origin/master' into xc7dspEddie Hung2019-08-205-24/+39
|\ \ \ \ | | |_|/ | |/| |
| * | | Merge pull request #1209 from YosysHQ/eddie/synth_xilinxEddie Hung2019-08-204-16/+19
| |\ \ \
| | * \ \ Merge remote-tracking branch 'origin/master' into eddie/synth_xilinxEddie Hung2019-08-203-6/+6
| | |\ \ \ | | | | |/ | | | |/|
| | * | | Update Makefile tooEddie Hung2019-07-181-2/+2
| | * | | Work in progress for renaming labels/options in synth_xilinxEddie Hung2019-07-183-14/+17
| * | | | Unify abc_carry_{in,out} into abc_carry and use port dir, as @mithroEddie Hung2019-08-191-2/+2
| * | | | Attach abc_scc_break, abc_carry_{in,out} attr to ports not modulesEddie Hung2019-08-161-8/+20
| | |/ / | |/| |
* | | | Merge branch 'xc7dsp' of github.com:YosysHQ/yosys into xc7dspEddie Hung2019-08-151-1/+5
|\ \ \ \ | | |_|/ | |/| |
| * | | xilinx: Rework labels for faster Verilator testingDavid Shah2019-08-131-1/+5
* | | | Add assign PCOUT = P to DSP48E1Eddie Hung2019-08-131-0/+2
* | | | Add DSP_A_MAXWIDTH_PARTIAL, refactorEddie Hung2019-08-131-1/+1
|/ / /
* | | Merge remote-tracking branch 'origin/master' into xc7dspEddie Hung2019-08-121-1/+1
|\| |
| * | stoi -> atoiEddie Hung2019-08-071-1/+1
* | | Pack partial-product adder DSP48E1 packingEddie Hung2019-08-091-0/+2
* | | Remove signed from ports in +/xilinx/dsp_map.vEddie Hung2019-08-081-1/+1
* | | Combine techmap callsEddie Hung2019-08-081-2/+1
* | | Move xilinx_dsp to before alumaccEddie Hung2019-08-081-6/+4
* | | INMODE is 5 bitsEddie Hung2019-08-081-1/+1
* | | Fix copy-pasta typoEddie Hung2019-08-081-2/+2
* | | DSP48E1 sim model: add SIMD testsDavid Shah2019-08-083-3/+113
* | | DSP48E1 model: test CE inputsDavid Shah2019-08-082-7/+17
* | | DSP48E1 sim model: fix seq tests and add preadder testsDavid Shah2019-08-082-6/+91
* | | DSP48E1 sim model: seq test workingDavid Shah2019-08-083-16/+60
* | | DSP48E1 sim model: Comb, no pre-adder, mode workingDavid Shah2019-08-082-8/+13
* | | [wip] sim model testingDavid Shah2019-08-084-15/+77
* | | [wip] sim model testingDavid Shah2019-08-083-40/+360
* | | [wip] DSP48E1 sim model improvementsDavid Shah2019-08-071-6/+82
* | | [wip] DSP48E1 sim model improvementsDavid Shah2019-08-061-23/+120
* | | [wip] DSP48E1 sim model improvementsDavid Shah2019-08-061-8/+75
* | | Change $__softmul back to $mulEddie Hung2019-08-011-0/+1
* | | Merge remote-tracking branch 'origin/master' into xc7dspEddie Hung2019-08-012-5/+5
|\| |
| * | RST -> RSTBRST for RAMB8BWEREddie Hung2019-07-291-3/+3
| * | xilinx: Fix missing cell name underscore in cells_map.vDavid Shah2019-07-251-2/+2
| |/
* | Add paramsEddie Hung2019-07-181-0/+6
* | Use single DSP_SIGNEDONLY macroEddie Hung2019-07-181-1/+1