aboutsummaryrefslogtreecommitdiffstats
Commit message (Collapse)AuthorAgeFilesLines
...
* | | | | Create new cell for fixed length SRLEddie Hung2019-08-231-14/+22
| | | | |
* | | | | Cleanup FDRE matchingEddie Hung2019-08-231-45/+19
| | | | |
* | | | | Oops don't need a finally blockEddie Hung2019-08-231-5/+0
| | | | |
* | | | | Keep track of bits in variable length chain, to check for tapsEddie Hung2019-08-231-0/+12
| | | | |
* | | | | Don't forget $dff has no ENEddie Hung2019-08-231-2/+4
| | | | |
* | | | | Same for variable lengthEddie Hung2019-08-231-2/+10
| | | | |
* | | | | Filter on en_port for fixed lengthEddie Hung2019-08-231-4/+24
| | | | |
* | | | | Check clock is consistentEddie Hung2019-08-231-5/+25
| | | | |
* | | | | Fix last_cell.DEddie Hung2019-08-231-2/+1
| | | | |
* | | | | Revert "Add a unique argument to pmgen's nusers()"Eddie Hung2019-08-231-8/+4
| | | | | | | | | | | | | | | | | | | | This reverts commit 1d88887cfdbeedff7dce9024d8fb4ceb014cb2ef.
* | | | | Revert "Fix polarity"Eddie Hung2019-08-231-1/+1
| | | | | | | | | | | | | | | | | | | | This reverts commit 9cd23cf0feda3e12ceda1f8fa5d28d2b38f2314d.
* | | | | Fix polarityEddie Hung2019-08-231-1/+1
| | | | |
* | | | | Check for non unique nusers/fanoutsEddie Hung2019-08-231-2/+2
| | | | |
* | | | | Add a unique argument to pmgen's nusers()Eddie Hung2019-08-231-4/+8
| | | | |
* | | | | Update docEddie Hung2019-08-231-12/+19
| | | | |
* | | | | Remove (* init *) entry when consumed into SRLEddie Hung2019-08-231-2/+6
| | | | |
* | | | | indo -> intoEddie Hung2019-08-231-1/+1
| | | | |
* | | | | Forgot to sliceEddie Hung2019-08-231-1/+2
| | | | |
* | | | | Cope with possibility that D could connect to Q on same cellEddie Hung2019-08-231-1/+1
| | | | |
* | | | | Mention shregmap -tech xilinx is supersededEddie Hung2019-08-231-1/+1
| | | | |
* | | | | xilinx_srl now copes with word-level flops $dff{,e}Eddie Hung2019-08-231-8/+3
| | | | |
* | | | | xilinx_srl to use 'slice' features of pmgen for word levelEddie Hung2019-08-232-32/+49
| | | | |
* | | | | Merge remote-tracking branch 'origin/clifford/pmgen' into eddie/xilinx_srlEddie Hung2019-08-235-34/+280
|\ \ \ \ \ | | |/ / / | |/| | |
| * | | | Fix port hanlding in pmgenClifford Wolf2019-08-231-4/+3
| | | | | | | | | | | | | | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at>
| * | | | Add pmgen slices and choicesClifford Wolf2019-08-235-28/+277
| | | | | | | | | | | | | | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at>
* | | | | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-239-20/+43
|\ \ \ \ \ | | |/ / / | |/| | |
| * | | | Forgot oneEddie Hung2019-08-231-1/+2
| | | | |
| * | | | Put abc_* attributes above portEddie Hung2019-08-233-14/+28
| | | | |
| * | | | Merge pull request #1326 from mmicko/doc-updateEddie Hung2019-08-231-2/+5
| |\ \ \ \ | | |/ / / | |/| | | Make macOS dependency clear
| | * | | Make macOS depenency clearMiodrag Milanovic2019-08-231-2/+5
| |/ / /
| * | | Do not propagate mem2reg attribute through to resultEddie Hung2019-08-222-1/+3
| | | |
| * | | SpellingEddie Hung2019-08-221-2/+2
| | | |
| * | | Merge pull request #1322 from mmicko/pyosys_osxEddie Hung2019-08-221-0/+2
| |\ \ \ | | | | | | | | | | do not require boost if pyosys is not used
| | * | | do not require boost if pyosys is not usedMiodrag Milanovic2019-08-221-0/+2
| |/ / /
| * | | Merge pull request #1319 from TeaEngineering/shuckc/brew-tcl-tkEddie Hung2019-08-221-0/+1
| |\ \ \ | | | | | | | | | | require tcl-tk in Brewfile
| | * | | require tcl-tk in BrewfileChris Shucksmith2019-08-221-0/+1
| | | | |
* | | | | In sat: 'x' in init attr should not override constantEddie Hung2019-08-223-1/+7
| | | | |
* | | | | Remove Xilinx testEddie Hung2019-08-221-34/+0
| | | | |
* | | | | Actually, there might not be any harm in updating sigmap...Eddie Hung2019-08-221-3/+1
| | | | |
* | | | | Add comment as per @cliffordwolfEddie Hung2019-08-221-0/+11
| | | | |
* | | | | Add shregmap -tech xilinx testEddie Hung2019-08-221-0/+1
| | | | |
* | | | | Revert "Try way that doesn't involve creating a new wire"Eddie Hung2019-08-221-15/+10
| | | | | | | | | | | | | | | | | | | | This reverts commit 2f427acc9ed23c77e89386f4fbf53ac580bf0f0b.
* | | | | Try way that doesn't involve creating a new wireEddie Hung2019-08-221-10/+15
| | | | |
* | | | | If d_bit already in sigbit_chain_next, create extra wireEddie Hung2019-08-221-3/+6
| | | | |
* | | | | Add docEddie Hung2019-08-221-1/+14
| | | | |
* | | | | Add copyrightEddie Hung2019-08-221-0/+1
| | | | |
* | | | | Add CHANGELOG entryEddie Hung2019-08-221-0/+2
| | | | |
* | | | | Remove `shregmap -tech xilinx` additionsEddie Hung2019-08-221-189/+8
| | | | |
* | | | | pmgen to also iterate over all module portsEddie Hung2019-08-221-2/+4
| | | | |
* | | | | Remove output_bitsEddie Hung2019-08-222-16/+7
| | | | |