diff options
author | Jim Lawson <ucbjrl@berkeley.edu> | 2019-02-25 16:18:13 -0800 |
---|---|---|
committer | Jim Lawson <ucbjrl@berkeley.edu> | 2019-02-25 16:18:13 -0800 |
commit | 171c425cf9addb61ef3f03596fd26355ed8af76d (patch) | |
tree | e620f9838187ab70fd65b5d6554c3b9252777fd8 /tests/asicworld/xfirrtl | |
parent | c258b99040c8414952a3aceae874dc47563540dc (diff) | |
download | yosys-171c425cf9addb61ef3f03596fd26355ed8af76d.tar.gz yosys-171c425cf9addb61ef3f03596fd26355ed8af76d.tar.bz2 yosys-171c425cf9addb61ef3f03596fd26355ed8af76d.zip |
Fix FIRRTL to Verilog process instance subfield assignment.
Don't emit subfield assignments: bits(x, y, z) <= ... - but instead, add them to the reverse-wire-map where they'll be treated at the end of the module.
Enable tests which were disabled due to incorrect treatment of subfields.
Assume the `$firrtl2verilog` variable contains any additional switches to control verilog generation (i.e. `--no-dedup -X mverilog`)
Diffstat (limited to 'tests/asicworld/xfirrtl')
-rw-r--r-- | tests/asicworld/xfirrtl | 1 |
1 files changed, 0 insertions, 1 deletions
diff --git a/tests/asicworld/xfirrtl b/tests/asicworld/xfirrtl index c782a2bd6..08bf4ccd8 100644 --- a/tests/asicworld/xfirrtl +++ b/tests/asicworld/xfirrtl @@ -6,7 +6,6 @@ code_hdl_models_d_latch_gates.v combinational loop code_hdl_models_dff_async_reset.v $adff code_hdl_models_tff_async_reset.v $adff code_hdl_models_uart.v $adff -code_specman_switch_fabric.v subfield assignment (bits() <= ...) code_tidbits_asyn_reset.v $adff code_tidbits_reg_seq_example.v $adff code_verilog_tutorial_always_example.v empty module |