diff options
author | Eddie Hung <eddie@fpgeh.com> | 2019-08-23 11:23:31 -0700 |
---|---|---|
committer | Eddie Hung <eddie@fpgeh.com> | 2019-08-23 11:23:31 -0700 |
commit | 0d0ad158984ddc3f66f895b6c18a62f250d2248e (patch) | |
tree | 7e45b771aecfd21f18fbad10205837d64dcd3f38 /techlibs/ecp5/cells_sim.v | |
parent | a0d85393e388e3349ea501878605e47513ad1699 (diff) | |
parent | a270af00cc133ac03ec97cf81ed0a7146b7b225e (diff) | |
download | yosys-0d0ad158984ddc3f66f895b6c18a62f250d2248e.tar.gz yosys-0d0ad158984ddc3f66f895b6c18a62f250d2248e.tar.bz2 yosys-0d0ad158984ddc3f66f895b6c18a62f250d2248e.zip |
Merge branch 'master' into mwk/xilinx_bufgmap
Diffstat (limited to 'techlibs/ecp5/cells_sim.v')
-rw-r--r-- | techlibs/ecp5/cells_sim.v | 15 |
1 files changed, 10 insertions, 5 deletions
diff --git a/techlibs/ecp5/cells_sim.v b/techlibs/ecp5/cells_sim.v index 2fcb0369e..dc8334acb 100644 --- a/techlibs/ecp5/cells_sim.v +++ b/techlibs/ecp5/cells_sim.v @@ -17,10 +17,12 @@ endmodule // --------------------------------------- (* abc_box_id=1, lib_whitebox *) module CCU2C( - (* abc_carry *) input CIN, + (* abc_carry *) + input CIN, input A0, B0, C0, D0, A1, B1, C1, D1, output S0, S1, - (* abc_carry *) output COUT + (* abc_carry *) + output COUT ); parameter [15:0] INIT0 = 16'h0000; parameter [15:0] INIT1 = 16'h0000; @@ -109,9 +111,12 @@ endmodule // --------------------------------------- //(* abc_box_id=2 *) module TRELLIS_DPR16X4 ( - (* abc_scc_break *) input [3:0] DI, - (* abc_scc_break *) input [3:0] WAD, - (* abc_scc_break *) input WRE, + (* abc_scc_break *) + input [3:0] DI, + (* abc_scc_break *) + input [3:0] WAD, + (* abc_scc_break *) + input WRE, input WCK, input [3:0] RAD, output [3:0] DO |