aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorEddie Hung <eddie@fpgeh.com>2019-12-12 15:02:46 -0800
committerEddie Hung <eddie@fpgeh.com>2019-12-12 15:02:46 -0800
commitfce6bad6ae22a3e14115202b05b50ae4a69b5a93 (patch)
tree14e5a13254572a48b265f81b8390be34e22e6d05
parentbea15b537b4b988f24385338c5f25c2b37b66353 (diff)
downloadyosys-fce6bad6ae22a3e14115202b05b50ae4a69b5a93.tar.gz
yosys-fce6bad6ae22a3e14115202b05b50ae4a69b5a93.tar.bz2
yosys-fce6bad6ae22a3e14115202b05b50ae4a69b5a93.zip
Remove 'clkpart' entry in CHANGELOG
-rw-r--r--CHANGELOG1
1 files changed, 0 insertions, 1 deletions
diff --git a/CHANGELOG b/CHANGELOG
index d9d261fbc..a49c27b05 100644
--- a/CHANGELOG
+++ b/CHANGELOG
@@ -53,7 +53,6 @@ Yosys 0.9 .. Yosys 0.9-dev
- Added "check -mapped"
- Added checking of SystemVerilog always block types (always_comb,
always_latch and always_ff)
- - Added "clkpart" pass
Yosys 0.8 .. Yosys 0.9
----------------------