aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorMiodrag Milanovic <mmicko@gmail.com>2021-10-25 09:04:43 +0200
committerMiodrag Milanovic <mmicko@gmail.com>2021-10-25 09:04:43 +0200
commitb8624ad2aef941776f5b4a08f66f8d43e70f8467 (patch)
tree83be1da1ecf7542916f6ced316ef62555ec0c2cf
parent52ba31b1c023b571868a396adfe1f43a0f71e867 (diff)
downloadyosys-b8624ad2aef941776f5b4a08f66f8d43e70f8467.tar.gz
yosys-b8624ad2aef941776f5b4a08f66f8d43e70f8467.tar.bz2
yosys-b8624ad2aef941776f5b4a08f66f8d43e70f8467.zip
Compile option for enabling async load verific support
-rw-r--r--Makefile4
-rw-r--r--frontends/verific/verific.cc5
2 files changed, 8 insertions, 1 deletions
diff --git a/Makefile b/Makefile
index 951587aa3..9d806f438 100644
--- a/Makefile
+++ b/Makefile
@@ -20,6 +20,7 @@ ENABLE_GHDL := 0
ENABLE_VERIFIC := 0
DISABLE_VERIFIC_EXTENSIONS := 0
DISABLE_VERIFIC_VHDL := 0
+ENABLE_VERIFIC_ASYNC_LOAD := 0
ENABLE_COVER := 1
ENABLE_LIBYOSYS := 0
ENABLE_PROTOBUF := 0
@@ -501,6 +502,9 @@ endif
ifeq ($(ENABLE_VERIFIC),1)
VERIFIC_DIR ?= /usr/local/src/verific_lib
VERIFIC_COMPONENTS ?= verilog database util containers hier_tree
+ifeq ($(ENABLE_VERIFIC_ASYNC_LOAD),1)
+CXXFLAGS += -DVERIFIC_ASYNC_LOAD
+endif
ifneq ($(DISABLE_VERIFIC_VHDL),1)
VERIFIC_COMPONENTS += vhdl
CXXFLAGS += -DVERIFIC_VHDL_SUPPORT
diff --git a/frontends/verific/verific.cc b/frontends/verific/verific.cc
index 18fba9b76..47ddbc662 100644
--- a/frontends/verific/verific.cc
+++ b/frontends/verific/verific.cc
@@ -2474,8 +2474,11 @@ struct VerificPass : public Pass {
RuntimeFlags::SetVar("db_preserve_user_nets", 1);
RuntimeFlags::SetVar("db_allow_external_nets", 1);
RuntimeFlags::SetVar("db_infer_wide_operators", 1);
+#ifdef VERIFIC_ASYNC_LOAD
+ RuntimeFlags::SetVar("db_infer_set_reset_registers", 0);
+#else
RuntimeFlags::SetVar("db_infer_set_reset_registers", 1);
-
+#endif
RuntimeFlags::SetVar("veri_extract_dualport_rams", 0);
RuntimeFlags::SetVar("veri_extract_multiport_rams", 1);