diff options
author | Eddie Hung <eddieh@ece.ubc.ca> | 2019-04-04 08:13:34 -0700 |
---|---|---|
committer | Eddie Hung <eddieh@ece.ubc.ca> | 2019-04-04 08:13:34 -0700 |
commit | 7b7ddbdba79c94266074e516497f4811d2b5bfc7 (patch) | |
tree | a6e83f5ba7ed92462685055ed5bedadd0e475a53 | |
parent | 2fb02247a71253460cadef492f01dac8cb8c831b (diff) | |
parent | e3f20b17afce26f08b277b757e32c33a473a8571 (diff) | |
download | yosys-7b7ddbdba79c94266074e516497f4811d2b5bfc7.tar.gz yosys-7b7ddbdba79c94266074e516497f4811d2b5bfc7.tar.bz2 yosys-7b7ddbdba79c94266074e516497f4811d2b5bfc7.zip |
Merge branch 'map_cells_before_map_luts' into xc7srl
-rw-r--r-- | techlibs/xilinx/synth_xilinx.cc | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/techlibs/xilinx/synth_xilinx.cc b/techlibs/xilinx/synth_xilinx.cc index 6423e6a3f..326684daf 100644 --- a/techlibs/xilinx/synth_xilinx.cc +++ b/techlibs/xilinx/synth_xilinx.cc @@ -128,6 +128,7 @@ struct SynthXilinxPass : public Pass log(" abc -luts 2:2,3,6:5,10,20 [-dff] (without '-vpr' only!)\n"); log(" abc -lut 5 [-dff] (with '-vpr' only!)\n"); log(" clean\n"); + log(" techmap -map +/xilinx/lut_map.v\n"); log("\n"); log(" check:\n"); log(" hierarchy -check\n"); |