diff options
| author | fishsoupisgood <github@madingley.org> | 2019-04-29 01:17:54 +0100 | 
|---|---|---|
| committer | fishsoupisgood <github@madingley.org> | 2019-05-27 03:43:43 +0100 | 
| commit | 3f2546b2ef55b661fd8dd69682b38992225e86f6 (patch) | |
| tree | 65ca85f13617aee1dce474596800950f266a456c /roms/u-boot/arch/arm/cpu/arm720t/tegra20 | |
| download | qemu-master.tar.gz qemu-master.tar.bz2 qemu-master.zip  | |
Diffstat (limited to 'roms/u-boot/arch/arm/cpu/arm720t/tegra20')
| -rw-r--r-- | roms/u-boot/arch/arm/cpu/arm720t/tegra20/Makefile | 10 | ||||
| -rw-r--r-- | roms/u-boot/arch/arm/cpu/arm720t/tegra20/cpu.c | 70 | 
2 files changed, 80 insertions, 0 deletions
diff --git a/roms/u-boot/arch/arm/cpu/arm720t/tegra20/Makefile b/roms/u-boot/arch/arm/cpu/arm720t/tegra20/Makefile new file mode 100644 index 00000000..12243fa9 --- /dev/null +++ b/roms/u-boot/arch/arm/cpu/arm720t/tegra20/Makefile @@ -0,0 +1,10 @@ +# +# (C) Copyright 2010,2011 Nvidia Corporation. +# +# (C) Copyright 2000-2008 +# Wolfgang Denk, DENX Software Engineering, wd@denx.de. +# +# SPDX-License-Identifier:	GPL-2.0+ +# + +obj-y	+= cpu.o diff --git a/roms/u-boot/arch/arm/cpu/arm720t/tegra20/cpu.c b/roms/u-boot/arch/arm/cpu/arm720t/tegra20/cpu.c new file mode 100644 index 00000000..25338995 --- /dev/null +++ b/roms/u-boot/arch/arm/cpu/arm720t/tegra20/cpu.c @@ -0,0 +1,70 @@ +/* + * Copyright (c) 2010-2012, NVIDIA CORPORATION.  All rights reserved. + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + * + * You should have received a copy of the GNU General Public License + * along with this program.  If not, see <http://www.gnu.org/licenses/>. + */ + +#include <common.h> +#include <asm/io.h> +#include <asm/arch/tegra.h> +#include <asm/arch-tegra/pmc.h> +#include "../tegra-common/cpu.h" + +static void enable_cpu_power_rail(void) +{ +	struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE; +	u32 reg; + +	reg = readl(&pmc->pmc_cntrl); +	reg |= CPUPWRREQ_OE; +	writel(reg, &pmc->pmc_cntrl); + +	/* +	 * The TI PMU65861C needs a 3.75ms delay between enabling +	 * the power rail and enabling the CPU clock.  This delay +	 * between SM1EN and SM1 is for switching time + the ramp +	 * up of the voltage to the CPU (VDD_CPU from PMU). +	 */ +	udelay(3750); +} + +void start_cpu(u32 reset_vector) +{ +	/* Enable VDD_CPU */ +	enable_cpu_power_rail(); + +	/* Hold the CPUs in reset */ +	reset_A9_cpu(1); + +	/* Disable the CPU clock */ +	enable_cpu_clock(0); + +	/* Enable CoreSight */ +	clock_enable_coresight(1); + +	/* +	 * Set the entry point for CPU execution from reset, +	 *  if it's a non-zero value. +	 */ +	if (reset_vector) +		writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR); + +	/* Enable the CPU clock */ +	enable_cpu_clock(1); + +	/* If the CPU doesn't already have power, power it up */ +	powerup_cpu(); + +	/* Take the CPU out of reset */ +	reset_A9_cpu(0); +}  | 
