aboutsummaryrefslogtreecommitdiffstats
path: root/target/linux/ath79/dts/ar9344_wd_mynet-n750.dts
blob: d1f63c5064c36775f65f41f8f5fdca3dfff83e49 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
// SPDX-License-Identifier: GPL-2.0-or-later OR MIT

#include "ar9344_wd_mynet-nxxx.dtsi"

/ {
	model = "Western Digital My Net N750";
	compatible = "wd,mynet-n750", "qca,ar9344";

	aliases {
		led-boot = &led_power;
		led-failsafe = &led_power;
		led-running = &led_power;
		led-upgrade = &led_power;
	};

	leds {
		compatible = "gpio-leds";

		wifi {
			label = "blue:wireless";
			gpios = <&gpio 11 GPIO_ACTIVE_HIGH>;
		};

		internet {
			label = "blue:internet";
			gpios = <&gpio 12 GPIO_ACTIVE_HIGH>;
		};

		wps {
			label = "blue:wps";
			gpios = <&gpio 13 GPIO_ACTIVE_HIGH>;
		};

		led_power: power {
			label = "blue:power";
			gpios = <&gpio 14 GPIO_ACTIVE_HIGH>;
		};
	};

	keys {
		compatible = "gpio-keys";

		reset {
			linux,code = <KEY_RESTART>;
			gpios = <&gpio 17 GPIO_ACTIVE_LOW>;
		};

		wps {
			linux,code = <KEY_WPS_BUTTON>;
			gpios = <&gpio 19 GPIO_ACTIVE_LOW>;
		};
	};
};

&gpio {
	gpio_ext_lna0 {
		gpio-hog;
		gpios = <15 0>;
		output-high;
		line-name = "ext:lna0";
	};

	gpio_ext_lna1 {
		gpio-hog;
		gpios = <18 0>;
		output-high;
		line-name = "ext:lna1";
	};
};

&usb {
	#address-cells = <1>;
	#size-cells = <0>;
	status = "okay";

	port@1 {
		#address-cells = <1>;
		#size-cells = <0>;
		reg = <1>;
		#trigger-source-cells = <0>;

		hub_port1: port@1 {
			reg = <1>;
			#trigger-source-cells = <0>;
		};

		hub_port2: port@2 {
			reg = <2>;
			#trigger-source-cells = <0>;
		};
	};
};

&mdio0 {
	status = "okay";

	phy-mask = <0>;

	switch0@1f {
		compatible = "qca,ar8327";
		reg = <0x1f>;

		qca,ar8327-initvals = <
			0x04 0x07600000 /* PORT0 PAD MODE CTRL */
			0x10 0x80000080 /* POWER_ON_STRAP */
			0x50 0xc737c737 /* LED_CTRL0 */
			0x54 0x00000000 /* LED_CTRL1 */
			0x58 0x00000000 /* LED_CTRL2 */
			0x5c 0x0030c300 /* LED_CTRL3 */
			0x7c 0x0000007e /* PORT0_STATUS */
			>;
	};
};

&eth0 {
	status = "okay";

	/* default for ar934x, except for 1000M */
	pll-data = <0x06000000 0x00000101 0x00001616>;

	phy-mode = "rgmii";
	fixed-link {
		speed = <1000>;
		full-duplex;
	};
};