aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs
Commit message (Expand)AuthorAgeFilesLines
...
| | * | | | Proper arith for Anlogic and use standard passMiodrag Milanovic2019-08-125-91/+162
| | | |/ / | | |/| |
| * | | | Fix missing newline at end of fileClifford Wolf2019-08-221-1/+1
| * | | | Merge pull request #1281 from mmicko/efinixClifford Wolf2019-08-229-0/+798
| |\ \ \ \ | | |_|_|/ | |/| | |
| | * | | Fix formatingMiodrag Milanovic2019-08-111-2/+2
| | * | | one bit enable signalMiodrag Milanovic2019-08-111-1/+1
| | * | | fix mixing signals on FF mappingMiodrag Milanovic2019-08-111-4/+4
| | * | | Replaced custom step with setundefMiodrag Milanovic2019-08-113-91/+1
| | * | | Fixed data widthMiodrag Milanovic2019-08-111-2/+2
| | * | | Adding new pass to fix carry chainMiodrag Milanovic2019-08-113-0/+124
| | * | | cleanupMiodrag Milanovic2019-08-111-4/+7
| | * | | Fix COMiodrag Milanovic2019-08-091-26/+24
| | * | | Merge remote-tracking branch 'upstream/master' into efinixMiodrag Milanovic2019-08-099-267/+303
| | |\ \ \
| | * | | | clock for ram trough gbufMiodrag Milanovic2019-08-041-0/+6
| | * | | | Added bram supportMiodrag Milanovic2019-08-046-1/+260
| | * | | | Custom step to add global clock buffersMiodrag Milanovic2019-08-034-1/+129
| | * | | | Initial EFINIX supportMiodrag Milanovic2019-08-035-0/+370
* | | | | | Use semicolonEddie Hung2019-08-211-1/+1
* | | | | | techmap before readEddie Hung2019-08-211-1/+1
* | | | | | Merge remote-tracking branch 'origin/master' into xaig_arrivalEddie Hung2019-08-211-1/+1
|\| | | | |
| * | | | | Missing newlineEddie Hung2019-08-201-1/+1
* | | | | | Add abc_arrival to SRL*Eddie Hung2019-08-211-3/+5
* | | | | | OopsEddie Hung2019-08-201-1/+1
* | | | | | xilinx to use abc_map.v with -max_iter 1Eddie Hung2019-08-206-171/+26
* | | | | | ecp5: remove DPR16X4 from abc_unmap.vEddie Hung2019-08-201-20/+0
* | | | | | ecp5 to use -max_iter 1Eddie Hung2019-08-203-4/+3
* | | | | | ecp5 to use abc_map.v and _unmap.vEddie Hung2019-08-207-14/+89
* | | | | | Add reference to FD* timingEddie Hung2019-08-201-0/+2
* | | | | | Remove sequential extensionEddie Hung2019-08-206-359/+17
* | | | | | Remove SRL* delays from cells_sim.vEddie Hung2019-08-201-5/+3
* | | | | | LUTMUX -> LUTMUX6Eddie Hung2019-08-201-2/+2
* | | | | | Cleanup techmap in map_lutsEddie Hung2019-08-201-3/+5
* | | | | | Move `techmap abc_map.v` into map_lutsEddie Hung2019-08-201-1/+2
* | | | | | Remove delays from abc_map.vEddie Hung2019-08-201-5/+2
* | | | | | TypoEddie Hung2019-08-201-1/+1
* | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-08-204-16/+19
|\| | | | |
| * | | | | Merge pull request #1209 from YosysHQ/eddie/synth_xilinxEddie Hung2019-08-204-16/+19
| |\ \ \ \ \
| | * \ \ \ \ Merge remote-tracking branch 'origin/master' into eddie/synth_xilinxEddie Hung2019-08-2026-343/+629
| | |\ \ \ \ \ | | | | |_|_|/ | | | |/| | |
| | * | | | | Update Makefile tooEddie Hung2019-07-181-2/+2
| | * | | | | Work in progress for renaming labels/options in synth_xilinxEddie Hung2019-07-183-14/+17
* | | | | | | Wrap SRL{16,32} tooEddie Hung2019-08-203-7/+98
* | | | | | | Wrap LUTRAMs in order to capture comb/seq behaviourEddie Hung2019-08-205-36/+200
* | | | | | | Add LUTRAM delaysEddie Hung2019-08-201-3/+6
* | | | | | | Remove mapping rulesEddie Hung2019-08-201-33/+0
* | | | | | | Remove -icellsEddie Hung2019-08-201-2/+2
* | | | | | | Use abc_{map,unmap,model}.vEddie Hung2019-08-207-110/+324
* | | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-08-203-6/+6
|\| | | | | |
| * | | | | | Merge pull request #1304 from YosysHQ/eddie/abc9_refactorEddie Hung2019-08-203-19/+41
| |\ \ \ \ \ \ | | |_|/ / / / | |/| | | | |
| | * | | | | Unify abc_carry_{in,out} into abc_carry and use port dir, as @mithroEddie Hung2019-08-193-6/+6
* | | | | | | Add arrival times for SRL outputsEddie Hung2019-08-191-3/+5
* | | | | | | Add BRAM arrival timesEddie Hung2019-08-191-8/+10