aboutsummaryrefslogtreecommitdiffstats
Commit message (Expand)AuthorAgeFilesLines
...
| | * | memory_bram: Fix multiclock make_transpDavid Shah2019-03-241-9/+16
| | |/
| * | Merge pull request #897 from trcwm/libertyfixesClifford Wolf2019-03-258-22/+645
| |\ \ | | |/ | |/|
| | * spaces -> tabsNiels Moseley2019-03-251-78/+78
| | * EOL is now accepted as ';' replacement on lines that look like: feature_xyz(o...Niels Moseley2019-03-251-4/+3
| | * Updated the liberty parser to accept [A:B] ranges (AST has not been updated)....Niels Moseley2019-03-248-7/+631
| |/
| * Add "mutate -none -mode", "mutate -mode none"Clifford Wolf2019-03-231-1/+30
| * Add "mutate -s <filename>"Clifford Wolf2019-03-231-2/+24
| * Merge pull request #893 from YosysHQ/clifford/btormeminitClifford Wolf2019-03-233-3/+63
| |\
| | * Add support for memory initialization to write_btorClifford Wolf2019-03-231-0/+53
| | * Fix BTOR output tags syntax in writye_btorClifford Wolf2019-03-231-2/+1
| | * Add RTLIL::Const::ext[su](), fix RTLIL::SigSpec::extend_u0 for 0-size signalsClifford Wolf2019-03-232-1/+9
| |/
* | Cope with SHREG not having E port; Revert $pmux fine tuneEddie Hung2019-03-231-4/+3
* | Add support for SHREGMAP+$mux, also fine tune $pmuxEddie Hung2019-03-221-1/+24
* | Leftover printfEddie Hung2019-03-221-1/+0
* | Fixes for multibitEddie Hung2019-03-221-18/+38
* | Working for 1 bitEddie Hung2019-03-221-11/+49
* | Merge remote-tracking branch 'origin/master' into xc7srlEddie Hung2019-03-227-44/+115
|\|
| * Merge pull request #889 from YosysHQ/clifford/fix888Clifford Wolf2019-03-221-1/+10
| |\
| | * Fix mem2reg handling of memories with upto data ports, fixes #888Clifford Wolf2019-03-211-1/+10
| * | Merge pull request #890 from YosysHQ/clifford/fix887Clifford Wolf2019-03-221-1/+26
| |\ \
| | * | Trim init attributes when resizing FFs in "wreduce", fixes #887Clifford Wolf2019-03-221-1/+26
| | |/
| * | Merge pull request #891 from YosysHQ/xilinx_keepDavid Shah2019-03-222-25/+31
| |\ \ | | |/ | |/|
| | * xilinx: Add keep attribute where appropriateDavid Shah2019-03-222-25/+31
| |/
| * Improve "read_verilog -dump_vlog[12]" handling of upto rangesClifford Wolf2019-03-211-3/+6
| * Improve read_verilog debug output capabilitiesClifford Wolf2019-03-213-15/+42
* | Add '-nosrl' option to synth_xilinxEddie Hung2019-03-211-6/+16
* | OptEddie Hung2019-03-211-1/+1
* | Fix spacingEddie Hung2019-03-201-239/+239
* | Fine tune cells_map.vEddie Hung2019-03-201-19/+15
* | Revert $__SHREG_ to orig; use $__XILINX_SHREG for variable lengthEddie Hung2019-03-192-58/+34
* | Add support for variable length Xilinx SRL > 128Eddie Hung2019-03-192-17/+67
* | Restore original synth_xilinx commandsEddie Hung2019-03-191-1/+2
* | Fix spacingEddie Hung2019-03-191-1/+1
* | shregmap -tech xilinx to delete $shiftx for var length SRLEddie Hung2019-03-191-10/+3
* | Fix INIT for variable length SRs that have been bumped up oneEddie Hung2019-03-191-1/+1
* | Merge remote-tracking branch 'origin/master' into xc7srlEddie Hung2019-03-1953-38/+2398
|\|
| * Merge pull request #885 from YosysHQ/clifford/fix873Clifford Wolf2019-03-191-2/+4
| |\
| | * Add Xilinx negedge FFs to synth_xilinx dffinit call, fixes #873Clifford Wolf2019-03-191-2/+4
| |/
| * Merge pull request #808 from eddiehung/read_aigerEddie Hung2019-03-1935-6/+632
| |\
| | * Merge https://github.com/YosysHQ/yosys into read_aigerEddie Hung2019-03-19113-792/+6364
| | |\ | | |/ | |/|
| * | Merge pull request #884 from zachjs/masterClifford Wolf2019-03-192-1/+61
| |\ \
| | * | fix local name resolution in prefix constructsZachary Snow2019-03-182-1/+61
| |/ /
| * | Update issue templateClifford Wolf2019-03-171-5/+5
| * | Update issue templateClifford Wolf2019-03-171-0/+8
| * | Merge pull request #877 from FelixVi/masterClifford Wolf2019-03-161-1/+4
| |\ \
| | * | Add note about test requirements in READMEFelix Vietmeyer2019-03-161-1/+4
| |/ /
| * | Improve mix of src/wire/wirebit coverage in "mutate -list"Clifford Wolf2019-03-161-29/+84
| * | Merge pull request #876 from YosysHQ/clifford/fmcombineClifford Wolf2019-03-164-17/+374
| |\ \
| | * | Add "fmcombine -fwd -bwd -nop"Clifford Wolf2019-03-151-10/+59
| | * | Add fmcombine passClifford Wolf2019-03-154-17/+325
| |/ /