aboutsummaryrefslogtreecommitdiffstats
path: root/tests/ecp5/mux.ys
diff options
context:
space:
mode:
Diffstat (limited to 'tests/ecp5/mux.ys')
-rw-r--r--tests/ecp5/mux.ys8
1 files changed, 4 insertions, 4 deletions
diff --git a/tests/ecp5/mux.ys b/tests/ecp5/mux.ys
index eada276ba..8cfbd541b 100644
--- a/tests/ecp5/mux.ys
+++ b/tests/ecp5/mux.ys
@@ -1,8 +1,8 @@
read_verilog mux.v
design -save read
-proc
hierarchy -top mux2
+proc
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd mux2 # Constrain all select calls below inside the top module
@@ -10,8 +10,8 @@ select -assert-count 1 t:LUT4
select -assert-none t:LUT4 %% t:* %D
design -load read
-proc
hierarchy -top mux4
+proc
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd mux4 # Constrain all select calls below inside the top module
@@ -22,8 +22,8 @@ select -assert-count 2 t:PFUMX
select -assert-none t:LUT4 t:L6MUX21 t:PFUMX %% t:* %D
design -load read
-proc
hierarchy -top mux8
+proc
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd mux8 # Constrain all select calls below inside the top module
@@ -34,8 +34,8 @@ select -assert-count 2 t:PFUMX
select -assert-none t:LUT4 t:L6MUX21 t:PFUMX %% t:* %D
design -load read
-proc
hierarchy -top mux16
+proc
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd mux16 # Constrain all select calls below inside the top module