diff options
author | Clifford Wolf <clifford@clifford.at> | 2019-06-20 12:06:07 +0200 |
---|---|---|
committer | Clifford Wolf <clifford@clifford.at> | 2019-06-20 12:06:07 +0200 |
commit | 6a6dd5e0575950174e3abde7a13a3e3be73e5299 (patch) | |
tree | 577eadad515a8a0e02c686d1907b60f8c7621210 /tests/simple/arrays02.sv | |
parent | 2428fb7dc2c2f24eab0d4283358e4eb7e8373146 (diff) | |
download | yosys-6a6dd5e0575950174e3abde7a13a3e3be73e5299.tar.gz yosys-6a6dd5e0575950174e3abde7a13a3e3be73e5299.tar.bz2 yosys-6a6dd5e0575950174e3abde7a13a3e3be73e5299.zip |
Add proper test for SV-style arrays
Signed-off-by: Clifford Wolf <clifford@clifford.at>
Diffstat (limited to 'tests/simple/arrays02.sv')
-rw-r--r-- | tests/simple/arrays02.sv | 16 |
1 files changed, 16 insertions, 0 deletions
diff --git a/tests/simple/arrays02.sv b/tests/simple/arrays02.sv new file mode 100644 index 000000000..76c2a7388 --- /dev/null +++ b/tests/simple/arrays02.sv @@ -0,0 +1,16 @@ +module uut_arrays02(clock, we, addr, wr_data, rd_data); + +input clock, we; +input [3:0] addr, wr_data; +output [3:0] rd_data; +reg [3:0] rd_data; + +reg [3:0] memory [16]; + +always @(posedge clock) begin + if (we) + memory[addr] <= wr_data; + rd_data <= memory[addr]; +end + +endmodule |