diff options
author | Eddie Hung <eddie@fpgeh.com> | 2019-12-30 16:11:42 -0800 |
---|---|---|
committer | Eddie Hung <eddie@fpgeh.com> | 2019-12-30 16:11:42 -0800 |
commit | 4c3f517425d7aa7a4349696cd1c21d46aa9ad03f (patch) | |
tree | a4cf1577440eddd57cd315277946cdccecfef927 /passes | |
parent | 07355729341e5104cf83210af280cb0cc6e8c7de (diff) | |
download | yosys-4c3f517425d7aa7a4349696cd1c21d46aa9ad03f.tar.gz yosys-4c3f517425d7aa7a4349696cd1c21d46aa9ad03f.tar.bz2 yosys-4c3f517425d7aa7a4349696cd1c21d46aa9ad03f.zip |
Remove delay targets doc
Diffstat (limited to 'passes')
-rw-r--r-- | passes/techmap/abc9.cc | 9 |
1 files changed, 0 insertions, 9 deletions
diff --git a/passes/techmap/abc9.cc b/passes/techmap/abc9.cc index a0403535b..b63a1aa6c 100644 --- a/passes/techmap/abc9.cc +++ b/passes/techmap/abc9.cc @@ -825,15 +825,6 @@ struct Abc9Pass : public Pass { log("design as an XAIGER file with write_xaiger and then load that into ABC externally\n"); log("if you want to use ABC to convert your design into another format.\n"); log("\n"); - // |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---| - log("Delay targets can also be specified on a per clock basis by attaching a\n"); - log("'(* abc9_period = <int> *)' attribute onto clock wires (specifically, onto wires\n"); - log("that appear inside any special '$abc9_clock' wires inserted by abc9_map.v). This\n"); - log("can be achieved by modifying the source directly, or through a `setattr`\n"); - log("invocation. Since such attributes cannot yet be propagated through a\n"); - log("hierarchical design (whether or not it has been uniquified) it is recommended\n"); - log("that the design be flattened when using this feature.\n"); - log("\n"); log("[1] http://www.eecs.berkeley.edu/~alanmi/abc/\n"); log("\n"); } |