diff options
| author | Eddie Hung <eddie@fpgeh.com> | 2019-08-20 20:18:17 -0700 | 
|---|---|---|
| committer | Eddie Hung <eddie@fpgeh.com> | 2019-08-20 20:18:17 -0700 | 
| commit | b7a48e3e0f49f09e12a2b394b62256a87c398dbc (patch) | |
| tree | 9667249b7e1ab86c264f44d0a2f03b326e2763fa /passes/tests | |
| parent | c320abc3f490b09b21804581c2b386c30d186a1e (diff) | |
| parent | 33960dd3d84b628f6e5de45c112368dc80626457 (diff) | |
| download | yosys-b7a48e3e0f49f09e12a2b394b62256a87c398dbc.tar.gz yosys-b7a48e3e0f49f09e12a2b394b62256a87c398dbc.tar.bz2 yosys-b7a48e3e0f49f09e12a2b394b62256a87c398dbc.zip | |
Merge remote-tracking branch 'origin/master' into xc7dsp
Diffstat (limited to 'passes/tests')
| -rw-r--r-- | passes/tests/test_cell.cc | 4 | 
1 files changed, 2 insertions, 2 deletions
| diff --git a/passes/tests/test_cell.cc b/passes/tests/test_cell.cc index 319669955..88116eeec 100644 --- a/passes/tests/test_cell.cc +++ b/passes/tests/test_cell.cc @@ -43,7 +43,7 @@ static void create_gold_module(RTLIL::Design *design, RTLIL::IdString cell_type,  	RTLIL::Cell *cell = module->addCell("\\UUT", cell_type);  	RTLIL::Wire *wire; -	if (cell_type == "$mux" || cell_type == "$pmux") +	if (cell_type.in("$mux", "$pmux"))  	{  		int width = 1 + xorshift32(8);  		int swidth = cell_type == "$mux" ? 1 : 1 + xorshift32(8); @@ -264,7 +264,7 @@ static void create_gold_module(RTLIL::Design *design, RTLIL::IdString cell_type,  		cell->setPort("\\Y", wire);  	} -	if (muxdiv && (cell_type == "$div" || cell_type == "$mod")) { +	if (muxdiv && cell_type.in("$div", "$mod")) {  		auto b_not_zero = module->ReduceBool(NEW_ID, cell->getPort("\\B"));  		auto div_out = module->addWire(NEW_ID, GetSize(cell->getPort("\\Y")));  		module->addMux(NEW_ID, RTLIL::SigSpec(0, GetSize(div_out)), div_out, b_not_zero, cell->getPort("\\Y")); | 
