diff options
| author | whitequark <whitequark@whitequark.org> | 2020-06-18 23:34:52 +0000 | 
|---|---|---|
| committer | whitequark <whitequark@whitequark.org> | 2020-06-18 23:34:52 +0000 | 
| commit | 7191dd16f9d486fbe107b2c24d1858c8f88329b3 (patch) | |
| tree | 11a32e71b94bc030afc32d3f8d4c8f3d3ada1588 /passes/tests | |
| parent | dfde1cf1c540d5580d7bc7d24f9f59a004202d60 (diff) | |
| download | yosys-7191dd16f9d486fbe107b2c24d1858c8f88329b3.tar.gz yosys-7191dd16f9d486fbe107b2c24d1858c8f88329b3.tar.bz2 yosys-7191dd16f9d486fbe107b2c24d1858c8f88329b3.zip | |
Use C++11 final/override keywords.
Diffstat (limited to 'passes/tests')
| -rw-r--r-- | passes/tests/test_abcloop.cc | 4 | ||||
| -rw-r--r-- | passes/tests/test_autotb.cc | 4 | ||||
| -rw-r--r-- | passes/tests/test_cell.cc | 4 | 
3 files changed, 6 insertions, 6 deletions
| diff --git a/passes/tests/test_abcloop.cc b/passes/tests/test_abcloop.cc index 894610e2b..a7d51293d 100644 --- a/passes/tests/test_abcloop.cc +++ b/passes/tests/test_abcloop.cc @@ -244,7 +244,7 @@ static void test_abcloop()  struct TestAbcloopPass : public Pass {  	TestAbcloopPass() : Pass("test_abcloop", "automatically test handling of loops in abc command") { } -	void help() YS_OVERRIDE +	void help() override  	{  		//   |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|  		log("\n"); @@ -259,7 +259,7 @@ struct TestAbcloopPass : public Pass {  		log("        use this value as rng seed value (default = unix time).\n");  		log("\n");  	} -	void execute(std::vector<std::string> args, RTLIL::Design*) YS_OVERRIDE +	void execute(std::vector<std::string> args, RTLIL::Design*) override  	{  		int num_iter = 100;  		xorshift32_state = 0; diff --git a/passes/tests/test_autotb.cc b/passes/tests/test_autotb.cc index 19f21493d..4ab46014d 100644 --- a/passes/tests/test_autotb.cc +++ b/passes/tests/test_autotb.cc @@ -327,7 +327,7 @@ static void autotest(std::ostream &f, RTLIL::Design *design, int num_iter, int s  struct TestAutotbBackend : public Backend {  	TestAutotbBackend() : Backend("=test_autotb", "generate simple test benches") { } -	void help() YS_OVERRIDE +	void help() override  	{  		//   |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|  		log("\n"); @@ -360,7 +360,7 @@ struct TestAutotbBackend : public Backend {  		log("        the current system time.\n");  		log("\n");  	} -	void execute(std::ostream *&f, std::string filename, std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE +	void execute(std::ostream *&f, std::string filename, std::vector<std::string> args, RTLIL::Design *design) override  	{  		int num_iter = 1000;  		int seed = 0; diff --git a/passes/tests/test_cell.cc b/passes/tests/test_cell.cc index c6801007d..942468e29 100644 --- a/passes/tests/test_cell.cc +++ b/passes/tests/test_cell.cc @@ -652,7 +652,7 @@ static void run_eval_test(RTLIL::Design *design, bool verbose, bool nosat, std::  struct TestCellPass : public Pass {  	TestCellPass() : Pass("test_cell", "automatically test the implementation of a cell type") { } -	void help() YS_OVERRIDE +	void help() override  	{  		//   |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|  		log("\n"); @@ -712,7 +712,7 @@ struct TestCellPass : public Pass {  		log("        create a Verilog test bench to test simlib and write_verilog\n");  		log("\n");  	} -	void execute(std::vector<std::string> args, RTLIL::Design*) YS_OVERRIDE +	void execute(std::vector<std::string> args, RTLIL::Design*) override  	{  		int num_iter = 100;  		std::string techmap_cmd = "techmap -assert"; | 
