diff options
| author | Clifford Wolf <clifford@clifford.at> | 2019-10-03 11:54:04 +0200 | 
|---|---|---|
| committer | GitHub <noreply@github.com> | 2019-10-03 11:54:04 +0200 | 
| commit | 0e05424885f569f34dd68b70a50a4488ce21c99e (patch) | |
| tree | 6a1fd9e87eb7859a406e4e5976aa9438a0b12a3a /passes/techmap | |
| parent | afdc990595245a7a070d4d9c39464d88582dc4f6 (diff) | |
| parent | 8b239ee707a2bf4a868728046d7f64c16d74aa2a (diff) | |
| download | yosys-0e05424885f569f34dd68b70a50a4488ce21c99e.tar.gz yosys-0e05424885f569f34dd68b70a50a4488ce21c99e.tar.bz2 yosys-0e05424885f569f34dd68b70a50a4488ce21c99e.zip | |
Merge pull request #1422 from YosysHQ/eddie/aigmap_select
Add -select option to aigmap
Diffstat (limited to 'passes/techmap')
| -rw-r--r-- | passes/techmap/aigmap.cc | 46 | 
1 files changed, 40 insertions, 6 deletions
| diff --git a/passes/techmap/aigmap.cc b/passes/techmap/aigmap.cc index 1d5e1286b..2ecb2f35a 100644 --- a/passes/techmap/aigmap.cc +++ b/passes/techmap/aigmap.cc @@ -27,6 +27,7 @@ struct AigmapPass : public Pass {  	AigmapPass() : Pass("aigmap", "map logic to and-inverter-graph circuit") { }  	void help() YS_OVERRIDE  	{ +		//   |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|  		log("\n");  		log("    aigmap [options] [selection]\n");  		log("\n"); @@ -36,10 +37,15 @@ struct AigmapPass : public Pass {  		log("    -nand\n");  		log("        Enable creation of $_NAND_ cells\n");  		log("\n"); +		log("    -select\n"); +		log("        Overwrite replaced cells in the current selection with new $_AND_,\n"); +		log("        $_NOT_, and $_NAND_, cells\n"); + +		log("\n");  	}  	void execute(std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE  	{ -		bool nand_mode = false; +		bool nand_mode = false, select_mode = false;  		log_header(design, "Executing AIGMAP pass (map logic to AIG).\n"); @@ -50,6 +56,10 @@ struct AigmapPass : public Pass {  				nand_mode = true;  				continue;  			} +			if (args[argidx] == "-select") { +				select_mode = true; +				continue; +			}  			break;  		}  		extra_args(args, argidx, design); @@ -62,6 +72,7 @@ struct AigmapPass : public Pass {  			dict<IdString, int> stat_not_replaced;  			int orig_num_cells = GetSize(module->cells()); +			pool<IdString> new_sel;  			for (auto cell : module->selected_cells())  			{  				Aig aig(cell); @@ -75,6 +86,8 @@ struct AigmapPass : public Pass {  				if (aig.name.empty()) {  					not_replaced_count++;  					stat_not_replaced[cell->type]++; +					if (select_mode) +						new_sel.insert(cell->name);  					continue;  				} @@ -95,19 +108,33 @@ struct AigmapPass : public Pass {  						SigBit A = sigs.at(node.left_parent);  						SigBit B = sigs.at(node.right_parent);  						if (nand_mode && node.inverter) { -							bit = module->NandGate(NEW_ID, A, B); +							bit = module->addWire(NEW_ID); +							auto gate = module->addNandGate(NEW_ID, A, B, bit); +							if (select_mode) +								new_sel.insert(gate->name); +  							goto skip_inverter;  						} else {  							pair<int, int> key(node.left_parent, node.right_parent);  							if (and_cache.count(key))  								bit = and_cache.at(key); -							else -								bit = module->AndGate(NEW_ID, A, B); +							else { +								bit = module->addWire(NEW_ID); +								auto gate = module->addAndGate(NEW_ID, A, B, bit); +								if (select_mode) +									new_sel.insert(gate->name); +							}  						}  					} -					if (node.inverter) -						bit = module->NotGate(NEW_ID, bit); +					if (node.inverter) { +						SigBit new_bit = module->addWire(NEW_ID); +						auto gate = module->addNotGate(NEW_ID, bit, new_bit); +						bit = new_bit; +						if (select_mode) +							new_sel.insert(gate->name); + +					}  				skip_inverter:  					for (auto &op : node.outports) @@ -142,6 +169,13 @@ struct AigmapPass : public Pass {  			for (auto cell : replaced_cells)  				module->remove(cell); + +			if (select_mode) { +				log_assert(!design->selection_stack.empty()); +				RTLIL::Selection& sel = design->selection_stack.back(); +				sel.selected_members[module->name] = std::move(new_sel); +			} +  		}  	}  } AigmapPass; | 
