aboutsummaryrefslogtreecommitdiffstats
path: root/passes/sat/freduce.cc
diff options
context:
space:
mode:
authorClifford Wolf <clifford@clifford.at>2014-07-22 20:15:14 +0200
committerClifford Wolf <clifford@clifford.at>2014-07-22 20:39:37 +0200
commit4b4048bc5feba1ab05c7a63f12c0a17879cb7e04 (patch)
tree27801c4b0171a2491ff6817ebb6d2a1d1484c086 /passes/sat/freduce.cc
parent16e5ae0b92ac4b7568cb11a769e612e152c0042e (diff)
downloadyosys-4b4048bc5feba1ab05c7a63f12c0a17879cb7e04.tar.gz
yosys-4b4048bc5feba1ab05c7a63f12c0a17879cb7e04.tar.bz2
yosys-4b4048bc5feba1ab05c7a63f12c0a17879cb7e04.zip
SigSpec refactoring: using the accessor functions everywhere
Diffstat (limited to 'passes/sat/freduce.cc')
-rw-r--r--passes/sat/freduce.cc2
1 files changed, 1 insertions, 1 deletions
diff --git a/passes/sat/freduce.cc b/passes/sat/freduce.cc
index 8cc59b291..1e47e7de2 100644
--- a/passes/sat/freduce.cc
+++ b/passes/sat/freduce.cc
@@ -714,7 +714,7 @@ struct FreduceWorker
if (grp[i].inverted)
{
- if (inv_sig.__width == 0)
+ if (inv_sig.size() == 0)
{
inv_sig = module->addWire(NEW_ID);