aboutsummaryrefslogtreecommitdiffstats
path: root/examples/intel/asicworld_lfsr/run_cycloneiv
diff options
context:
space:
mode:
authorClifford Wolf <clifford@clifford.at>2017-04-07 09:58:54 +0200
committerGitHub <noreply@github.com>2017-04-07 09:58:54 +0200
commit7791888703a72880679ebe8ae3bbdc63db8f00e2 (patch)
treef474149e35f09f18cc6ff701ec03c667bd76477c /examples/intel/asicworld_lfsr/run_cycloneiv
parentfcb274a5644016c4090cdfbfbd795f311a7e58f5 (diff)
parentc27dcc1e47fa00cd415893c9d3f637a5d5865988 (diff)
downloadyosys-7791888703a72880679ebe8ae3bbdc63db8f00e2.tar.gz
yosys-7791888703a72880679ebe8ae3bbdc63db8f00e2.tar.bz2
yosys-7791888703a72880679ebe8ae3bbdc63db8f00e2.zip
Merge pull request #337 from dh73/master
Add initial support for both MAX10 and Cyclone IV (E|GX) FPGAs
Diffstat (limited to 'examples/intel/asicworld_lfsr/run_cycloneiv')
-rwxr-xr-xexamples/intel/asicworld_lfsr/run_cycloneiv2
1 files changed, 2 insertions, 0 deletions
diff --git a/examples/intel/asicworld_lfsr/run_cycloneiv b/examples/intel/asicworld_lfsr/run_cycloneiv
new file mode 100755
index 000000000..cb7f5c9b1
--- /dev/null
+++ b/examples/intel/asicworld_lfsr/run_cycloneiv
@@ -0,0 +1,2 @@
+#!/bin/env bash
+yosys -p "synth_intel -family cycloneiv -top lfsr_updown -vout top.vqm" lfsr_updown.v