aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-ams/ashenden/compliant/analog-modeling/inline_20a.vhd
blob: 8b6b66cbf52db4e8ac5c527ff4b4c05994bc7071 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
-- Copyright (C) 2002 Morgan Kaufmann Publishers, Inc

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

library ieee_proposed;
use ieee_proposed.electrical_systems.all;
use ieee_proposed.mechanical_systems.all;
                        
entity inline_20a is

end entity inline_20a;


architecture test of inline_20a is

  signal trigger, discharge, clk : bit;
  constant capacitance : real := 1.0e-9;

begin


  block_1 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    
  begin

    -- code from book
  
    i_cap == capacitance * v_cap'dot;

    --

    trigger_reset : process (trigger) is
    begin
      if trigger = '1' then
        break v_cap => 0.0;
      end if;
    end process trigger_reset;

    -- end code from book

  end block block_1;


  block_2 : block is

    constant mass : real := 1.0;
    terminal n : translational_v;
    quantity v across n;
    quantity applied_force : real;
    quantity acceleration : real;

    quantity vx, vy : real;

  begin

    acceleration == v'dot;
    
    -- code from book

    applied_force == mass * acceleration;

    -- end code from book

    process is
    begin

      -- code from book

      break acceleration'integ => - acceleration'integ;

      --

      break vx => 0.0, vy => 0.0;
      
      -- end code from book

      wait;
    end process;

  end block block_2;


  block_3 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    
  begin

    i_cap == capacitance * v_cap'dot;

    -- code from book

    trigger_reset : process (trigger) is
    begin
      break v_cap => 0.0 when trigger = '1';
    end process trigger_reset;

    -- end code from book

  end block block_3;


  block_4 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    quantity charge : real;
    
  begin

    -- code from book

    charge == capacitance * v_cap;
    
    i_cap == charge'dot;

    --
    
    trigger_reset : process (trigger) is
    begin
      if trigger = '1' then
        break for charge use v_cap => 0.0;
      end if;
    end process trigger_reset;

    -- end code from book

  end block block_4;


  block_5 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    quantity charge : real;
    
  begin

    charge == capacitance * v_cap;
    i_cap == charge'dot;

    -- code from book

    trigger_reset : process (trigger) is
    begin
      break for charge use v_cap => 0.0 when trigger = '1';
    end process trigger_reset;

    -- end code from book

  end block block_5;


  block_6 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    quantity cap_charge : real;
    
  begin

    cap_charge == capacitance * v_cap;
    i_cap == cap_charge'dot;

    -- code from book

    discharge_cap : break cap_charge => 0.0
                      on clk when discharge = '1' and clk = '1';

    -- end code from book

  end block block_6;


  block_7 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    quantity cap_charge : real;
    
  begin

    cap_charge == capacitance * v_cap;
    i_cap == cap_charge'dot;

    -- code from book

    discharge_cap : process is
    begin
      break cap_charge => 0.0 when discharge = '1' and clk = '1';
      wait on clk;
    end process discharge_cap;

    -- end code from book

  end block block_7;


  block_8 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    quantity charge : real;
    
  begin

    charge == capacitance * v_cap;
    i_cap == charge'dot;

    -- code from book

    trigger_reset : break for charge use v_cap => 0.0 when trigger = '1';

    -- end code from book

  end block block_8;


  block_9 : block is

    terminal cap : electrical;
    quantity v_cap across i_cap through cap;
    quantity charge : real;
    
  begin

    charge == capacitance * v_cap;
    i_cap == charge'dot;

    -- code from book

    trigger_reset : process is
    begin
      break for charge use v_cap => 0.0 when trigger = '1';
      wait on trigger;
    end process trigger_reset;

    -- end code from book

  end block block_9;


  block_10 : block is

    quantity q : real;
    constant new_q : real := 0.0;
    
  begin

    -- code from book

    useless_break : break q => new_q when q < 0.0 or q > 3.0;

    -- end code from book

  end block block_10;


  block_11 : block is

    quantity q : real;
    constant new_q : real := 0.0;
    
  begin

    -- code from book

    useless_break : process is
    begin
      break q => new_q when q < 0.0 or q > 3.0;
      wait;
    end process useless_break;

    -- end code from book

  end block block_11;


  block_12 : block is

    quantity q : real;
    constant new_q : real := 0.0;
    
  begin

    -- code from book

    correct_break : break q => new_q on q'above(0.0), q'above(3.0)
      when q < 0.0 or q > 3.0;

    -- end code from book

  end block block_12;


end architecture test;