blob: 0347f7cf506534928838810df68f70093511df41 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
|
library ieee;
use ieee.std_logic_1164.all;
entity adds is
port (
li : integer;
ri : integer;
l4 : std_logic_vector (3 downto 0);
r3 : std_logic_vector (2 downto 0);
add_u4u3u : out std_logic_vector (3 downto 0);
add_s4s3s : out std_logic_vector (3 downto 0);
add_u4s3s : out std_logic_vector (4 downto 0);
add_s4u3s : out std_logic_vector (3 downto 0);
add_u4iu : out std_logic_vector (3 downto 0);
add_iu3u : out std_logic_vector (2 downto 0);
add_s4is : out std_logic_vector (3 downto 0);
add_is3s : out std_logic_vector (2 downto 0);
add_u4lu : out std_logic_vector (3 downto 0);
add_lu3u : out std_logic_vector (2 downto 0);
add_s4ls : out std_logic_vector (3 downto 0);
add_ls3s : out std_logic_vector (2 downto 0);
add_u4u3v : out std_logic_vector (3 downto 0);
add_s4s3v : out std_logic_vector (3 downto 0);
add_u4s3v : out std_logic_vector (4 downto 0);
add_s4u3v : out std_logic_vector (3 downto 0);
add_u4iv : out std_logic_vector (3 downto 0);
add_iu3v : out std_logic_vector (2 downto 0);
add_s4iv : out std_logic_vector (3 downto 0);
add_is3v : out std_logic_vector (2 downto 0);
add_u4lv : out std_logic_vector (3 downto 0);
add_lu3v : out std_logic_vector (2 downto 0);
add_s4lv : out std_logic_vector (3 downto 0);
add_ls3v : out std_logic_vector (2 downto 0));
end adds;
library ieee;
use ieee.std_logic_arith.all;
architecture behav of adds is
begin
add_u4u3u <= std_logic_vector (unsigned'(unsigned(l4) + unsigned(r3)));
add_s4s3s <= std_logic_vector (signed'(signed(l4) + signed(r3)));
add_u4s3s <= std_logic_vector (signed'(unsigned(l4) + signed(r3)));
add_s4u3s <= std_logic_vector (signed'(signed(l4) + unsigned(r3)));
add_u4iu <= std_logic_vector (unsigned'(unsigned(l4) + ri));
add_iu3u <= std_logic_vector (unsigned'(li + unsigned(r3)));
add_s4is <= std_logic_vector (signed'(signed(l4) + ri));
add_is3s <= std_logic_vector (signed'(li + signed(r3)));
add_u4lu <= std_logic_vector (unsigned'(unsigned(l4) + r3(0)));
add_lu3u <= std_logic_vector (unsigned'(l4(0) + unsigned(r3)));
add_s4ls <= std_logic_vector (signed'(signed(l4) + r3(0)));
add_ls3s <= std_logic_vector (signed'(l4(0) + signed(r3)));
add_u4u3v <= unsigned(l4) + unsigned(r3);
add_s4s3v <= signed(l4) + signed(r3);
add_u4s3v <= unsigned(l4) + signed(r3);
add_s4u3v <= signed(l4) + unsigned(r3);
add_u4iv <= unsigned(l4) + ri;
add_iu3v <= li + unsigned(r3);
add_s4iv <= signed(l4) + ri;
add_is3v <= li + signed(r3);
add_u4lv <= unsigned(l4) + r3(0);
add_lu3v <= l4(0) + unsigned(r3);
add_s4lv <= signed(l4) + r3(0);
add_ls3v <= l4(0) + signed(r3);
end behav;
|