blob: ff5b2e1f5bc3e02bc0a3e2da2b83b42264b8dfdf (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
|
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity slice05 is
port (clk : std_logic;
dat : std_logic_vector (7 downto 0);
mask : std_logic_vector (1 downto 0);
res : out std_logic_vector (7 downto 0));
end;
architecture behav of slice05 is
subtype nul_t is natural range 0 to 0;
signal z : nul_t;
procedure wr(d : inout std_logic_vector(7 downto 0);
v : std_logic_vector(7 downto 0);
p : nul_t) is
begin
d (p*3 + 7 downto p*3) := v;
end wr;
begin
z <= to_integer(unsigned(mask));
process(clk)
variable mem : std_logic_vector (7 downto 0);
begin
if rising_edge (clk) then
wr (mem, dat, z + 0);
res <= mem;
end if;
end process;
end behav;
|