aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/synth/psl01/restrict2.vhdl
blob: 46e68fd4d0c936b15e12b3565b91e6bfdb7bdec6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity restrict2 is
 port (clk, rst: std_logic;
       cnt : out unsigned(3 downto 0));
end restrict2;

architecture behav of restrict2 is
  signal val : unsigned (3 downto 0);
  default clock is rising_edge(clk);
begin
 process(clk)
 begin
   if rising_edge(clk) then
     if rst = '1' then
       val <= (others => '0');
     else
       val <= val + 1;
     end if;
   end if;
 end process;
 cnt <= val;

 restrict {rst; (not rst)[*]};
end behav;