1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
|
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity srom01 is
port (
clk_i : std_logic;
addr_i : std_logic_vector(3 downto 0);
data_o : out std_logic_vector(7 downto 0));
end srom01;
architecture behav of srom01 is
begin
process (clk_i, addr_i)
type mem_type is array (0 to 15) of std_logic_vector (7 downto 0);
constant mem : mem_type := (
x"f0", x"e1", x"d2", x"c3",
x"b4", x"a5", x"96", x"87",
x"78", x"69", x"5a", x"4b",
x"3c", x"2d", x"1e", x"0f");
variable addr : natural range mem_type'range;
begin
if rising_edge(clk_i) then
addr := to_integer (unsigned (addr_i));
data_o <= mem (addr);
end if;
end process;
end behav;
|