blob: 133a3ca2a35a136867e0ddc6471370c4f399e0f3 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
|
entity tb_ivoice2 is
end tb_ivoice2;
library ieee;
use ieee.std_logic_1164.all;
architecture behav of tb_ivoice2 is
signal romd : std_logic_vector (15 downto 0) := b"1010_0100_0100_0011";
signal pc : natural range 0 to 7;
signal res : std_logic_vector (7 downto 0);
begin
dut: entity work.ivoice2
port map (pc, romd, res);
process
begin
pc <= 0;
wait for 1 ns;
assert res = b"0100_0011" severity failure;
pc <= 1;
wait for 1 ns;
assert res = b"0_0100_001" severity failure;
pc <= 2;
wait for 1 ns;
assert res = b"00_0100_00" severity failure;
pc <= 3;
wait for 1 ns;
assert res = b"100_0100_0" severity failure;
pc <= 4;
wait for 1 ns;
assert res = b"0100_0100" severity failure;
pc <= 5;
wait for 1 ns;
assert res = b"0_0100_010" severity failure;
pc <= 6;
wait for 1 ns;
assert res = b"10_0100_01" severity failure;
pc <= 7;
wait for 1 ns;
assert res = b"010_0100_0" severity failure;
wait;
end process;
end behav;
|