blob: c81f109a74ed521d087163a0a73cfc25d34a52ce (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
|
entity tb_if01 is
end tb_if01;
library ieee;
use ieee.std_logic_1164.all;
architecture behav of tb_if01 is
signal a : std_logic;
signal b : std_logic;
signal en1 : std_logic;
signal sel1 : std_logic;
signal clk : std_logic;
signal s1 : std_logic;
signal s2 : std_logic;
begin
dut: entity work.if01
port map (
a => a,
b => b,
en1 => en1,
sel1 => sel1,
clk => clk,
s1 => s1,
s2 => s2);
process
procedure pulse is
begin
clk <= '0';
wait for 1 ns;
clk <= '1';
wait for 1 ns;
end pulse;
begin
en1 <= '1';
b <= '1';
a <= '0';
pulse;
assert s1 = '0' severity failure;
assert s2 = '1' severity failure;
en1 <= '1';
b <= '0';
a <= '1';
pulse;
assert s1 = '1' severity failure;
assert s2 = '0' severity failure;
en1 <= '0';
b <= 'X';
a <= 'X';
pulse;
assert s1 = '1' severity failure;
assert s2 = '0' severity failure;
wait;
end process;
end behav;
|