diff options
author | Tristan Gingold <tgingold@free.fr> | 2019-07-30 20:57:32 +0200 |
---|---|---|
committer | Tristan Gingold <tgingold@free.fr> | 2019-07-30 20:57:32 +0200 |
commit | 5a846b7a38cf74f2969706dfeadad61f6bebf9e1 (patch) | |
tree | b91e14fc17d86b2b54be5166c9dd31157af4e51e /testsuite/synth | |
parent | ca8803efc8b2c52b813bf22df814c26e139889e2 (diff) | |
download | ghdl-5a846b7a38cf74f2969706dfeadad61f6bebf9e1.tar.gz ghdl-5a846b7a38cf74f2969706dfeadad61f6bebf9e1.tar.bz2 ghdl-5a846b7a38cf74f2969706dfeadad61f6bebf9e1.zip |
synth: add dpram3 test.
Diffstat (limited to 'testsuite/synth')
-rw-r--r-- | testsuite/synth/arr02/dpram3.vhdl | 24 | ||||
-rw-r--r-- | testsuite/synth/arr02/tb_dpram3.vhdl | 52 | ||||
-rwxr-xr-x | testsuite/synth/arr02/testsuite.sh | 2 |
3 files changed, 77 insertions, 1 deletions
diff --git a/testsuite/synth/arr02/dpram3.vhdl b/testsuite/synth/arr02/dpram3.vhdl new file mode 100644 index 000000000..a04478809 --- /dev/null +++ b/testsuite/synth/arr02/dpram3.vhdl @@ -0,0 +1,24 @@ +library ieee; +use ieee.std_logic_1164.all; +use ieee.numeric_std.all; + +entity dpram3 is + port (raddr : std_logic_vector (3 downto 0); + rdat : out std_logic_vector (7 downto 0); + waddr : std_logic_vector (3 downto 0); + wdat : std_logic_vector (7 downto 0); + clk : std_logic); +end dpram3; + +architecture behav of dpram3 is +begin + process (clk) + type memtype is array (0 to 15) of std_logic_vector (7 downto 0); + variable mem : memtype; + begin + if rising_edge (clk) then + rdat <= mem (to_integer(unsigned (raddr))); + mem (to_integer(unsigned (waddr))) := wdat; + end if; + end process; +end behav; diff --git a/testsuite/synth/arr02/tb_dpram3.vhdl b/testsuite/synth/arr02/tb_dpram3.vhdl new file mode 100644 index 000000000..9cdbd8af7 --- /dev/null +++ b/testsuite/synth/arr02/tb_dpram3.vhdl @@ -0,0 +1,52 @@ +entity tb_dpram3 is +end tb_dpram3; + +library ieee; +use ieee.std_logic_1164.all; + +architecture behav of tb_dpram3 is + signal raddr : std_logic_vector(3 downto 0); + signal rdat : std_logic_vector(7 downto 0); + signal waddr : std_logic_vector(3 downto 0); + signal wdat : std_logic_vector(7 downto 0); + signal clk : std_logic; +begin + dut: entity work.dpram3 + port map (raddr => raddr, rdat => rdat, waddr => waddr, wdat => wdat, + clk => clk); + + process + procedure pulse is + begin + clk <= '0'; + wait for 1 ns; + clk <= '1'; + wait for 1 ns; + end pulse; + begin + raddr <= "0000"; + waddr <= x"a"; + wdat <= x"5a"; + pulse; + + raddr <= x"a"; + waddr <= x"7"; + wdat <= x"87"; + pulse; + assert rdat = x"5a" severity failure; + + raddr <= x"7"; + waddr <= x"1"; + wdat <= x"e1"; + pulse; + assert rdat = x"87" severity failure; + + raddr <= x"1"; + waddr <= x"3"; + wdat <= x"c3"; + pulse; + assert rdat = x"e1" severity failure; + + wait; + end process; +end behav; diff --git a/testsuite/synth/arr02/testsuite.sh b/testsuite/synth/arr02/testsuite.sh index 6dd2fb477..8d0b840a5 100755 --- a/testsuite/synth/arr02/testsuite.sh +++ b/testsuite/synth/arr02/testsuite.sh @@ -2,7 +2,7 @@ . ../../testenv.sh -for t in rom1 dpram1 dpram2; do +for t in rom1 dpram1 dpram2 dpram3; do analyze $t.vhdl tb_$t.vhdl elab_simulate tb_$t clean |