diff options
author | Tristan Gingold <tgingold@free.fr> | 2020-05-18 08:17:51 +0200 |
---|---|---|
committer | Tristan Gingold <tgingold@free.fr> | 2020-05-18 08:17:51 +0200 |
commit | f1974954a1482328f134109d04b3447b82bf876a (patch) | |
tree | 1eecec3179f0cf813aafdcd1cab7f31effa40d2c /testsuite/synth/issue1322 | |
parent | d3298c373e50507a46a2e309e59a3f350b872191 (diff) | |
download | ghdl-f1974954a1482328f134109d04b3447b82bf876a.tar.gz ghdl-f1974954a1482328f134109d04b3447b82bf876a.tar.bz2 ghdl-f1974954a1482328f134109d04b3447b82bf876a.zip |
testsuite/synth: add a test for #1322
Diffstat (limited to 'testsuite/synth/issue1322')
-rw-r--r-- | testsuite/synth/issue1322/issue.vhdl | 102 | ||||
-rwxr-xr-x | testsuite/synth/issue1322/testsuite.sh | 13 |
2 files changed, 115 insertions, 0 deletions
diff --git a/testsuite/synth/issue1322/issue.vhdl b/testsuite/synth/issue1322/issue.vhdl new file mode 100644 index 000000000..c39e75933 --- /dev/null +++ b/testsuite/synth/issue1322/issue.vhdl @@ -0,0 +1,102 @@ +library ieee; + use ieee.std_logic_1164.all; + + +entity sequencer is + generic ( + seq : string + ); + port ( + clk : in std_logic; + data : out std_logic + ); +end entity sequencer; + + +architecture rtl of sequencer is + + signal index : natural := seq'low; + + function to_bit (a : in character) return std_logic is + variable ret : std_logic; + begin + case a is + when '0' | '_' => ret := '0'; + when '1' | '-' => ret := '1'; + when others => ret := 'X'; + end case; + return ret; + end function to_bit; + +begin + + process (clk) is + begin + if rising_edge(clk) then + if (index < seq'high) then + index <= index + 1; + end if; + end if; + end process; + + data <= to_bit(seq(index)); + +end architecture rtl; + + +library ieee; + use ieee.std_logic_1164.all; + + +library ieee; + use ieee.std_logic_1164.all; + use ieee.numeric_std.all; + + +entity issue is + port ( + clk : in std_logic + ); +end entity issue; + + +architecture psl of issue is + + component sequencer is + generic ( + seq : string + ); + port ( + clk : in std_logic; + data : out std_logic + ); + end component sequencer; + + signal req, busy, done : std_logic; + +begin + + + -- 0123456789 + SEQ_REQ : sequencer generic map ("_-_______") port map (clk, req); + SEQ_BUSY : sequencer generic map ("__-_-_-__") port map (clk, busy); + SEQ_DONE : sequencer generic map ("_______-_") port map (clk, done); + + + -- All is sensitive to rising edge of clk + default clock is rising_edge(clk); + + -- Non consecutive repetition of 3 cycles without padding + -- busy has to hold on 3 cycles between req & done + -- This assertion holds + -- Not yet supported + SERE_0_a : assert always {req} |=> {busy[->3]; done}; + + -- Non consecutive repetition of 2 to 4 cycles without padding + -- busy has to hold on 2 to 4 cycles between req & done + -- This assertion holds + -- Not yet supported + SERE_1_a : assert always {req} |=> {busy[->2 to 4]; done}; + + +end architecture psl; diff --git a/testsuite/synth/issue1322/testsuite.sh b/testsuite/synth/issue1322/testsuite.sh new file mode 100755 index 000000000..628298dbe --- /dev/null +++ b/testsuite/synth/issue1322/testsuite.sh @@ -0,0 +1,13 @@ +#! /bin/sh + +. ../../testenv.sh + +GHDL_STD_FLAGS=--std=08 +analyze issue.vhdl +elab_simulate issue + +synth_only issue + +clean + +echo "Test successful" |