1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
|
/****************************************************************************
* PROJECT : MPC5602Dx
*
* FILE : MPC5602Dx_2.03.h
*
* DESCRIPTION : This is the header file describing the register
* set for MPC560xBx family of MCUs. It supports the following devices:
*
* - MPC5602D
*
*
* COPYRIGHT :(c) 2012, Freescale
*
* VERSION : 2.03
* DATE : 06.05.2012
* AUTHOR : r23668
* HISTORY : New header Based Upon MPC5607B and MPC5606BK. Version 1.04
* 0.12 Oct 2011: MPC5606BK
* 1.0 Alpha Nov 2011 : MPC560xBx combined header file. Out for Review and comments.
* 1.01 Jan 2012: Checked with both MPC5607x and MPC5606Bx, no comments recieved.
* 1.04 Mar 2012: Supersedes MPC5607B ver 1.03 and becomes Ver 1.04.
* 2.01 Added missing ADC registers CIMR1, CIMR2, PSR1, NCMR1, NCMR2
* 2.02 Added more missing ADC registers CEOCFR2, DMAR1/2, PSR1, DSDR, CDR, CWSEL8-11, CWENR2, AWORR2, NCMR2, JCMR2
* 2.03 Corrected RM discrepancies.
*****************************************************************
* Copyright:
* Freescale Semiconductor, INC. All Rights Reserved.
* You are hereby granted a copyright license to use, modify, and
* distribute the SOFTWARE so long as this entire notice is
* retained without alteration in any modified and/or redistributed
* versions, and that such modified versions are clearly identified
* as such. No licenses are granted by implication, estoppel or
* otherwise under any patents or trademarks of Freescale
* Semiconductor, Inc. This software is provided on an "AS IS"
* basis and without warranty.
*
* To the maximum extent permitted by applicable law, Freescale
* Semiconductor DISCLAIMS ALL WARRANTIES WHETHER EXPRESS OR IMPLIED,
* INCLUDING IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A
* PARTICULAR PURPOSE AND ANY WARRANTY AGAINST INFRINGEMENT WITH
* REGARD TO THE SOFTWARE (INCLUDING ANY MODIFIED VERSIONS THEREOF)
* AND ANY ACCOMPANYING WRITTEN MATERIALS.
*
* To the maximum extent permitted by applicable law, IN NO EVENT
* SHALL Freescale Semiconductor BE LIABLE FOR ANY DAMAGES WHATSOEVER
* (INCLUDING WITHOUT LIMITATION, DAMAGES FOR LOSS OF BUSINESS PROFITS,
* BUSINESS INTERRUPTION, LOSS OF BUSINESS INFORMATION, OR OTHER
* PECUNIARY LOSS) ARISING OF THE USE OR INABILITY TO USE THE SOFTWARE.
*
* Freescale Semiconductor assumes no responsibility for the
* maintenance and support of this software
*
******************************************************************/
/*>>>>NOTE! this file is auto-generated please do not edit it!<<<<*/
/*****************************************************************
* Example instantiation and use:
*
* <MODULE>.<REGISTER>.B.<BIT> = 1;
* <MODULE>.<REGISTER>.R = 0x10000000;
*
******************************************************************/
#ifndef _JDP_H_
#define _JDP_H_
#include "typedefs.h"
#ifdef __cplusplus
extern "C" {
#endif
#ifdef __MWERKS__
#pragma push
#pragma ANSI_strict off
#endif
/****************************************************************************/
/* MODULE : CFLASH (base address - 0xC3F8_8000) */
/****************************************************************************/
struct CFLASH_tag {
union { /* Module Configuration (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t EDC:1;
vuint32_t:4;
vuint32_t SIZE:3;
vuint32_t:1;
vuint32_t LAS:3;
vuint32_t:3;
vuint32_t MAS:1;
vuint32_t EER:1;
vuint32_t RWE:1;
vuint32_t:2;
vuint32_t PEAS:1;
vuint32_t DONE:1;
vuint32_t PEG:1;
vuint32_t:4;
vuint32_t PGM:1;
vuint32_t PSUS:1;
vuint32_t ERS:1;
vuint32_t ESUS:1;
vuint32_t EHV:1;
} B;
} MCR;
union { /* Low/Mid address block locking (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t LME:1;
vuint32_t:10;
vuint32_t TSLK:1;
vuint32_t:2;
vuint32_t MLK:2;
vuint32_t:10;
vuint32_t LLK:6;
} B;
} LML;
union { /* High address space block locking (Base+0x0008)*/
vuint32_t R;
struct {
vuint32_t HBE:1;
vuint32_t :27;
vuint32_t HLK:4;
} B;
} HBL;
union { /* Secondary Low/Mid block lock (Base+0x000C)*/
vuint32_t R;
struct {
vuint32_t SLE:1;
vuint32_t:10;
vuint32_t STSLK:1;
vuint32_t:2;
vuint32_t SMK:2;
vuint32_t:10;
vuint32_t SLK:6;
} B;
} SLL;
union { /* Low/Mid address space block sel (Base+0x0010)*/
vuint32_t R;
struct {
vuint32_t:14;
vuint32_t MSL:2;
vuint32_t:10;
vuint32_t LSL:6;
} B;
} LMS;
union { /* High address Space block select (Base+0x0014)*/
vuint32_t R;
struct {
vuint32_t:28;
vuint32_t HSL:4;
} B;
} HBS;
union { /* Address Register (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t:9;
vuint32_t ADD:20;
vuint32_t:3;
} B;
} ADR;
/* Note the following 3 registers, BIU[0..2] are mirrored to */
/* the code flash configuraiton PFCR[0..2] registers */
/* To make it easier to code, the BIU registers have been */
/* replaced with the PFCR registers in this header file! */
/* A commented out BIU register is shown for reference! */
union { /* CFLASH Configuration 0 (Base+0x001C) */
vuint32_t R;
struct {
vuint32_t BK0_APC:5;
vuint32_t BK0_WWSC:5;
vuint32_t BK0_RWSC:5;
vuint32_t BK0_RWWC2:1;
vuint32_t BK0_RWWC1:1;
vuint32_t :7;
vuint32_t BK0_RWWC0:1;
vuint32_t B0_P0_BCFG:2;
vuint32_t B0_P0_DPFE:1;
vuint32_t B0_P0_IPFE:1;
vuint32_t B0_P0_PFLM:2;
vuint32_t B0_P0_BFE:1;
} B;
} PFCR0;
/* Commented out Bus Interface Unit 0 (Base+0x001C) */
/*union {
vuint32_t R;
struct {
vuint32_t BI0:32;
} B;
} BIU0; */
union { /* CFLASH Configuration Register 1 (Base+0x0020)*/
vuint32_t R;
struct {
vuint32_t BK1_APC:5;
vuint32_t BK1_WWSC:5;
vuint32_t BK1_RWSC:5;
vuint32_t BK1_RWWC2:1;
vuint32_t BK1_RWWC1:1;
vuint32_t:7;
vuint32_t BK1_RWWC0:1;
vuint32_t:6;
vuint32_t B1_P0_BFE:1;
} B;
} PFCR1;
/* Commented out Bus Interface Unit 1 (Base+0x0020) */
/*union {
vuint32_t R;
struct {
vuint32_t BI1:32;
} B;
} BIU1; */
union { /* CFLASH Access Protection (Base+0x0024) */
vuint32_t R;
struct {
vuint32_t:13;
vuint32_t M2PFD:1;
vuint32_t:1;
vuint32_t M0PFD:1;
vuint32_t:10;
vuint32_t M2AP:2;
vuint32_t:2;
vuint32_t M0AP:2;
} B;
} PFAPR;
/* Commented out Bus Interface Unit 2 (Base+0x0024) */
/*union {
vuint32_t R;
struct {
vuint32_t BI2:32;
} B;
} BIU2; */
vuint8_t CFLASH_reserved0[20]; /* Reserved 20 Bytes (Base+0x0028-0x003B) */
union { /* User Test 0 (Base+0x003C) */
vuint32_t R;
struct {
vuint32_t UTE:1;
vuint32_t:7;
vuint32_t DSI:8;
vuint32_t:10;
vuint32_t MRE:1;
vuint32_t MRV:1;
vuint32_t EIE:1;
vuint32_t AIS:1;
vuint32_t AIE:1;
vuint32_t AID:1;
} B;
} UT0;
union { /* User Test 1 (Base+0x0040) */
vuint32_t R;
struct {
vuint32_t DAI:32;
} B;
} UT1;
union { /* User Test 2 (Base+0x0044) */
vuint32_t R;
struct {
vuint32_t DAI:32;
} B;
} UT2;
union { /* User Multiple Input Sig 0..4 (Base+0x0048-0x005B) */
vuint32_t R;
struct {
vuint32_t MS:32;
} B;
} UMISR[5];
vuint8_t CFLASH_reserved1[16292]; /* Reserved 16292 (Base+0x005C-0x3FFF)*/
}; /* end of CFLASH_tag */
/****************************************************************************/
/* MODULE : DFLASH (base address - 0xC3F8C000) */
/****************************************************************************/
struct DFLASH_tag {
union { /* Module Configuration (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t EDC:1;
vuint32_t:4;
vuint32_t SIZE:3;
vuint32_t:1;
vuint32_t LAS:3;
vuint32_t:3;
vuint32_t MAS:1;
vuint32_t EER:1;
vuint32_t RWE:1;
vuint32_t:2;
vuint32_t PEAS:1;
vuint32_t DONE:1;
vuint32_t PEG:1;
vuint32_t:4;
vuint32_t PGM:1;
vuint32_t PSUS:1;
vuint32_t ERS:1;
vuint32_t ESUS:1;
vuint32_t EHV:1;
} B;
} MCR;
union { /* Low/Mid address block locking (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t LME:1;
vuint32_t:10;
vuint32_t TSLK:1;
vuint32_t:16;
vuint32_t LLK:4;
} B;
} LML;
vuint8_t DFLASH_reserved0[4]; /* Reserved 4 Bytes (+0x0008-0x000B) */
union { /* Secondary Low/mid block locking (Base+0x000C)*/
vuint32_t R;
struct {
vuint32_t SLE:1;
vuint32_t:10;
vuint32_t STSLK:1;
vuint32_t:16;
vuint32_t SLK:4;
} B;
} SLL;
union { /* Low/Mid address space block sel (Base+0x0010)*/
vuint32_t R;
struct {
vuint32_t:28;
vuint32_t LSL:4;
} B;
} LMS;
vuint8_t DFLASH_reserved1[4]; /* Reserved 4 Bytes (+0x0014-0x0017)*/
union { /* Address Register (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t:9;
vuint32_t ADD:20;
vuint32_t:3;
} B;
} ADR;
vuint8_t DFLASH_reserved2[32]; /* Reserved 32 Bytes (+0x001C-0x003B) */
union { /* User Test 0 (Base+0x003C) */
vuint32_t R;
struct {
vuint32_t UTE:1;
vuint32_t:7;
vuint32_t DSI:8;
vuint32_t:10;
vuint32_t MRE:1;
vuint32_t MRV:1;
vuint32_t EIE:1;
vuint32_t AIS:1;
vuint32_t AIE:1;
vuint32_t AID:1;
} B;
} UT0;
union { /* User Test 1 (Base+0x0040) */
vuint32_t R;
struct {
vuint32_t DAI:32;
} B;
} UT1;
union { /* User Test 2 (Base+0x0044) */
vuint32_t R;
struct {
vuint32_t DAI:32;
} B;
} UT2;
union { /* User Multiple Input sig 0..1 (+0x0048-0x004F)*/
vuint32_t R;
struct {
vuint32_t MS:32;
} B;
} UMISR[5];
}; /* end of Dflash_tag */
/****************************************************************************/
/* MODULE : SIU Lite (tagged as SIU for compatibility) */
/****************************************************************************/
struct SIU_tag {
vuint8_t SIU_reserved0[4]; /* Reserved 4 Bytes (Base+0x0) */
union { /* MCU ID1 (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t PARTNUM:16;
vuint32_t CSP:1;
vuint32_t PKG:5;
vuint32_t :2;
vuint32_t MAJOR_MASK:4;
vuint32_t MINOR_MASK:4;
} B;
} MIDR1;
union { /* MCU ID2 (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t SF:1;
vuint32_t FLASH_SIZE_1:4;
vuint32_t FLASH_SIZE_2:4;
vuint32_t :7;
vuint32_t PARTNUM:8;
vuint32_t :3;
vuint32_t EE:1;
vuint32_t :3;
vuint32_t FR:1;
} B;
} MIDR2;
vuint8_t SIU_reserved1[8]; /* Reserved 8 Bytes (Base+(0x000C--0x0013)) */
union { /* Interrupt Status Flag (Base+0x0014)*/
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t EIF23:1;
vuint32_t EIF22:1;
vuint32_t EIF21:1;
vuint32_t EIF20:1;
vuint32_t EIF19:1;
vuint32_t EIF18:1;
vuint32_t EIF17:1;
vuint32_t EIF16:1;
vuint32_t EIF15:1;
vuint32_t EIF14:1;
vuint32_t EIF13:1;
vuint32_t EIF12:1;
vuint32_t EIF11:1;
vuint32_t EIF10:1;
vuint32_t EIF9:1;
vuint32_t EIF8:1;
vuint32_t EIF7:1;
vuint32_t EIF6:1;
vuint32_t EIF5:1;
vuint32_t EIF4:1;
vuint32_t EIF3:1;
vuint32_t EIF2:1;
vuint32_t EIF1:1;
vuint32_t EIF0:1;
} B;
} ISR;
union { /* Interrupt Request Enable (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t IRE23:1;
vuint32_t IRE22:1;
vuint32_t IRE21:1;
vuint32_t IRE20:1;
vuint32_t IRE19:1;
vuint32_t IRE18:1;
vuint32_t IRE17:1;
vuint32_t IRE16:1;
vuint32_t IRE15:1;
vuint32_t IRE14:1;
vuint32_t IRE13:1;
vuint32_t IRE12:1;
vuint32_t IRE11:1;
vuint32_t IRE10:1;
vuint32_t IRE9:1;
vuint32_t IRE8:1;
vuint32_t IRE7:1;
vuint32_t IRE6:1;
vuint32_t IRE5:1;
vuint32_t IRE4:1;
vuint32_t IRE3:1;
vuint32_t IRE2:1;
vuint32_t IRE1:1;
vuint32_t IRE0:1;
} B;
} IRER;
vuint8_t SIU_reserved2[12]; /* Reserved 12 Bytes (Base+0x001C-0x0027) */
union { /* Interrupt Rising-Edge Event Enable (+0x0028) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t IREE23:1;
vuint32_t IREE22:1;
vuint32_t IREE21:1;
vuint32_t IREE20:1;
vuint32_t IREE19:1;
vuint32_t IREE18:1;
vuint32_t IREE17:1;
vuint32_t IREE16:1;
vuint32_t IREE15:1;
vuint32_t IREE14:1;
vuint32_t IREE13:1;
vuint32_t IREE12:1;
vuint32_t IREE11:1;
vuint32_t IREE10:1;
vuint32_t IREE9:1;
vuint32_t IREE8:1;
vuint32_t IREE7:1;
vuint32_t IREE6:1;
vuint32_t IREE5:1;
vuint32_t IREE4:1;
vuint32_t IREE3:1;
vuint32_t IREE2:1;
vuint32_t IREE1:1;
vuint32_t IREE0:1;
} B;
} IREER;
union { /* Interrupt Falling-Edge Event Enable (+0x002C)*/
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t IFEE23:1;
vuint32_t IFEE22:1;
vuint32_t IFEE21:1;
vuint32_t IFEE20:1;
vuint32_t IFEE19:1;
vuint32_t IFEE18:1;
vuint32_t IFEE17:1;
vuint32_t IFEE16:1;
vuint32_t IFEE15:1;
vuint32_t IFEE14:1;
vuint32_t IFEE13:1;
vuint32_t IFEE12:1;
vuint32_t IFEE11:1;
vuint32_t IFEE10:1;
vuint32_t IFEE9:1;
vuint32_t IFEE8:1;
vuint32_t IFEE7:1;
vuint32_t IFEE6:1;
vuint32_t IFEE5:1;
vuint32_t IFEE4:1;
vuint32_t IFEE3:1;
vuint32_t IFEE2:1;
vuint32_t IFEE1:1;
vuint32_t IFEE0:1;
} B;
} IFEER;
union { /* Interrupt Filter Enable (Base+0x0030) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t IFE23:1;
vuint32_t IFE22:1;
vuint32_t IFE21:1;
vuint32_t IFE20:1;
vuint32_t IFE19:1;
vuint32_t IFE18:1;
vuint32_t IFE17:1;
vuint32_t IFE16:1;
vuint32_t IFE15:1;
vuint32_t IFE14:1;
vuint32_t IFE13:1;
vuint32_t IFE12:1;
vuint32_t IFE11:1;
vuint32_t IFE10:1;
vuint32_t IFE9:1;
vuint32_t IFE8:1;
vuint32_t IFE7:1;
vuint32_t IFE6:1;
vuint32_t IFE5:1;
vuint32_t IFE4:1;
vuint32_t IFE3:1;
vuint32_t IFE2:1;
vuint32_t IFE1:1;
vuint32_t IFE0:1;
} B;
} IFER;
vuint8_t SIU_reserved3[12]; /* Reserved 12 Bytes (Base+0x0034-0x003F) */
union { /* Pad Configuration 0..148 (Base+0x0040-0x0168)*/
vuint16_t R;
struct {
vuint16_t:1;
vuint16_t SMC:1;
vuint16_t APC:1;
vuint16_t:1;
vuint16_t PA:2;
vuint16_t OBE:1;
vuint16_t IBE:1;
vuint16_t:2;
vuint16_t ODE:1;
vuint16_t:2;
vuint16_t SRC:1;
vuint16_t WPE:1;
vuint16_t WPS:1;
} B;
} PCR[149];
vuint8_t SIU_reserved4[918]; /*Reserved 918 Bytes (Base+0x016A-0x04FF) */
union { /* Pad Selection for Mux Input (0x0500-0x53C) */
vuint8_t R;
struct {
vuint8_t :4;
vuint8_t PADSEL:4;
} B;
} PSMI[64];
vuint8_t SIU_reserved5[192]; /*Reserved 192 Bytes (Base+0x0540-0x05FF) */
union { /* GPIO Pad Data Output (Base+0x0600-0x06A0) */
vuint8_t R;
struct {
vuint8_t :7;
vuint8_t PDO:1;
} B;
} GPDO[124]; // only 124 GPD0 registers
vuint8_t SIU_reserved6[388]; /*Reserved 388 Bytes 512-124=388 */
union { /* GPIO Pad Data Input (Base+0x0800-0x08A0) */
vuint8_t R;
struct {
vuint8_t :7;
vuint8_t PDI:1;
} B;
} GPDI[124]; // only 152 GPD0 registers
vuint8_t SIU_reserved7[900]; /*Reserved 900 Bytes 1024-124=900 */
union { /* Parallel GPIO Pad Data Out 0-4 (0x0C00-0xC010) */
vuint32_t R;
struct {
vuint32_t PPD0:32;
} B;
} PGPDO[5];
vuint8_t SIU_reserved8[44]; /* Reserved 44 Bytes (Base+0x0C14-0x0C3F) */
union { /* Parallel GPIO Pad Data In 0-4 (0x0C40-0x0C50) */
vuint32_t R;
struct {
vuint32_t PPDI:32;
} B;
} PGPDI[5];
vuint8_t SIU_reserved9[44]; /* Reserved 44 Bytes (Base+0x0C54-0x0C7F) */
union { /* Masked Parallel GPIO Pad Data Out 0-9 (0x0C80-0x0CA4) */
vuint32_t R;
struct {
vuint32_t MASK:16;
vuint32_t MPPDO:16;
} B;
} MPGPDO[10];
vuint8_t SIU_reserved10[856]; /*Reserved 844 Bytes (Base+0x0CA8-0x0FFF)*/
union { /* Interrupt Filter Max Counter 0..23 (+0x1000-0x105C) */
vuint32_t R;
struct {
vuint32_t :28;
vuint32_t MAXCNT:4;
} B;
} IFMC[24];
vuint8_t SIU_reserved11[32]; /* Reserved 32 Bytes (Base+0x1060-0x107F)*/
union { /* Interrupt Filter Clock Prescaler (Base+0x1080) */
vuint32_t R;
struct {
vuint32_t :28;
vuint32_t IFCP:4;
} B;
} IFCPR;
vuint8_t SIU_reserved12[12156]; /* Reserved 12156 Bytes (+0x1084-0x3FFF)*/
}; /* end of SIU_tag */
/****************************************************************************/
/* MODULE : WKUP */
/****************************************************************************/
struct WKUP_tag{
union { /* NMI Status Flag (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t NIF0:1;
vuint32_t NOVF0:1;
vuint32_t :30;
} B;
} NSR;
vuint8_t WKUP_reserved0[4]; /* Reserved 4 Bytes (Base+0x0004-0x0007) */
union { /* NMI Configuration (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t NLOCK0:1;
vuint32_t NDSS0:2;
vuint32_t NWRE0:1;
vuint32_t :1;
vuint32_t NREE0:1;
vuint32_t NFEE0:1;
vuint32_t NFE0:1;
vuint32_t :24;
} B;
} NCR;
vuint8_t WKUP_reserved1[8]; /* Reserved 8 Bytes (Base+0x000C-0x0013) */
union { /* Wakeup/Interrup status flag (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t EIF:29;
} B;
} WISR;
union { /* Interrupt Request Enable (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t EIRE:29;
} B;
} IRER;
union { /* Wakeup Request Enable (Base+0x001C) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t WRE:29;
} B;
} WRER;
vuint8_t WKUP_reserved2[8]; /* Reserved 8 Bytes (Base+0x0020-0x0027) */
union { /* Wakeup/Interrupt Rising-Edge (Base+0x0028) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t IREE:29;
} B;
} WIREER;
union { /* Wakeup/Interrupt Falling-Edge (Base+0x002C) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t IFEE:29;
} B;
} WIFEER;
union { /* Wakeup/Interrupt Filter Enable (Base+0x0030) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t IFE:29;
} B;
} WIFER;
union { /* Wakeup/Interrupt Pullup Enable (Base+0x0034) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t IPUE:29;
} B;
} WIPUER; /* Wakeup/Interrupt Pullup Enable Register */
vuint8_t WKUP_reserved3[16328]; /* Reserved 16328 (Base+0x0038-0x3FFF) */
}; /* end of WKUP_tag */
/****************************************************************************/
/* MODULE : EMIOS (base address - eMIOS0 0xC3FA_0000; eMIOS1 0xC3FA_4000) */
/****************************************************************************/
struct EMIOS_CHANNEL_tag{
union { /* Channel A Data (UCn Base+0x0000) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t A:16;
} B;
} CADR;
union { /* Channel B Data (UCn Base+0x0004) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t B:16;
} B;
} CBDR;
union { /* Channel Counter (UCn Base+0x0008) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t C:16;
} B;
} CCNTR;
union { /* Channel Control (UCn Base+0x000C) */
vuint32_t R;
struct {
vuint32_t FREN:1;
vuint32_t :3;
vuint32_t UCPRE:2;
vuint32_t UCPEN:1;
vuint32_t DMA:1;
vuint32_t :1;
vuint32_t IF:4;
vuint32_t FCK:1;
vuint32_t FEN:1;
vuint32_t :3;
vuint32_t FORCMA:1;
vuint32_t FORCMB:1;
vuint32_t :1;
vuint32_t BSL:2;
vuint32_t EDSEL:1;
vuint32_t EDPOL:1;
vuint32_t MODE:7;
} B;
} CCR;
union { /* Channel Status (UCn Base+0x0010) */
vuint32_t R;
struct {
vuint32_t OVR:1;
vuint32_t :15;
vuint32_t OVFL:1;
vuint32_t :12;
vuint32_t UCIN:1;
vuint32_t UCOUT:1;
vuint32_t FLAG:1;
} B;
} CSR;
union { /* Alternate Channel A Data (UCn Base+0x0014) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t ALTA:16;
} B;
} ALTCADR;
vuint8_t EMIOS_CHANNEL_reserved0[8]; /* (UCn Base + (0x0018-0x001F) */
}; /* end of EMIOS_CHANNEL_tag */
struct EMIOS_tag{
union { /* Module Configuration (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t :1;
vuint32_t MDIS:1;
vuint32_t FRZ:1;
vuint32_t GTBE:1;
vuint32_t :1;
vuint32_t GPREN:1;
vuint32_t :10;
vuint32_t GPRE:8;
vuint32_t :8;
} B;
} MCR;
union { /* Global Flag (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t F31:1;
vuint32_t F30:1;
vuint32_t F29:1;
vuint32_t F28:1;
vuint32_t F27:1;
vuint32_t F26:1;
vuint32_t F25:1;
vuint32_t F24:1;
vuint32_t F23:1;
vuint32_t F22:1;
vuint32_t F21:1;
vuint32_t F20:1;
vuint32_t F19:1;
vuint32_t F18:1;
vuint32_t F17:1;
vuint32_t F16:1;
vuint32_t F15:1;
vuint32_t F14:1;
vuint32_t F13:1;
vuint32_t F12:1;
vuint32_t F11:1;
vuint32_t F10:1;
vuint32_t F9:1;
vuint32_t F8:1;
vuint32_t F7:1;
vuint32_t F6:1;
vuint32_t F5:1;
vuint32_t F4:1;
vuint32_t F3:1;
vuint32_t F2:1;
vuint32_t F1:1;
vuint32_t F0:1;
} B;
} GFR;
union { /* Output Update Disable (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t OU31:1;
vuint32_t OU30:1;
vuint32_t OU29:1;
vuint32_t OU28:1;
vuint32_t OU27:1;
vuint32_t OU26:1;
vuint32_t OU25:1;
vuint32_t OU24:1;
vuint32_t OU23:1;
vuint32_t OU22:1;
vuint32_t OU21:1;
vuint32_t OU20:1;
vuint32_t OU19:1;
vuint32_t OU18:1;
vuint32_t OU17:1;
vuint32_t OU16:1;
vuint32_t OU15:1;
vuint32_t OU14:1;
vuint32_t OU13:1;
vuint32_t OU12:1;
vuint32_t OU11:1;
vuint32_t OU10:1;
vuint32_t OU9:1;
vuint32_t OU8:1;
vuint32_t OU7:1;
vuint32_t OU6:1;
vuint32_t OU5:1;
vuint32_t OU4:1;
vuint32_t OU3:1;
vuint32_t OU2:1;
vuint32_t OU1:1;
vuint32_t OU0:1;
} B;
} OUDR;
union { /* Disable Channel (Base+0x000F) */
vuint32_t R;
struct {
vuint32_t CHDIS31:1;
vuint32_t CHDIS30:1;
vuint32_t CHDIS29:1;
vuint32_t CHDIS28:1;
vuint32_t CHDIS27:1;
vuint32_t CHDIS26:1;
vuint32_t CHDIS25:1;
vuint32_t CHDIS24:1;
vuint32_t CHDIS23:1;
vuint32_t CHDIS22:1;
vuint32_t CHDIS21:1;
vuint32_t CHDIS20:1;
vuint32_t CHDIS19:1;
vuint32_t CHDIS18:1;
vuint32_t CHDIS17:1;
vuint32_t CHDIS16:1;
vuint32_t CHDIS15:1;
vuint32_t CHDIS14:1;
vuint32_t CHDIS13:1;
vuint32_t CHDIS12:1;
vuint32_t CHDIS11:1;
vuint32_t CHDIS10:1;
vuint32_t CHDIS9:1;
vuint32_t CHDIS8:1;
vuint32_t CHDIS7:1;
vuint32_t CHDIS6:1;
vuint32_t CHDIS5:1;
vuint32_t CHDIS4:1;
vuint32_t CHDIS3:1;
vuint32_t CHDIS2:1;
vuint32_t CHDIS1:1;
vuint32_t CHDIS0:1;
} B;
} UCDIS;
vuint8_t EMIOS_reserved0[16]; /* Reserved 16 Bytes (Base+0x0010-0x001F) */
struct EMIOS_CHANNEL_tag CH[32]; /* Add in 32 unified channels */
vuint8_t EMIOS_reserved1[3040]; /* 3040 bytes (Base+0x0420-0x0FFF) */
}; /* end of EMIOS_tag */
/****************************************************************************/
/* MODULE : SSCM */
/****************************************************************************/
struct SSCM_tag{
union { /* Status (Base+0x0000) */
vuint16_t R;
struct {
vuint16_t:5;
vuint16_t PUB:1;
vuint16_t SEC:1;
vuint16_t:1;
vuint16_t BMODE:3;
vuint16_t:5;
} B;
} STATUS;
union { /* System Memory Configuration (Base+0x002) */
vuint16_t R;
struct {
vuint16_t:5;
vuint16_t PRSZ:5;
vuint16_t PVLB:1;
vuint16_t DTSZ:4;
vuint16_t DVLD:1;
} B;
} MEMCONFIG;
vuint8_t SSCM_reserved0[2]; /* Reserved 2 bytes (Base+0x0004-0x0005) */
union { /* Error Configuration (Base+0x0006) */
vuint16_t R;
struct {
vuint16_t :14;
vuint16_t PAE:1;
vuint16_t RAE:1;
} B;
} ERROR;
union { /* Debug Status Port (Base+0x0008) */
vuint16_t R;
struct {
vuint16_t :13;
vuint16_t DEBUG_MODE:3;
} B;
} DEBUGPORT;
vuint8_t SSCM_reserved1[2]; /* Reserved 2 bytes (Base+0x000A-0x000B) */
union { /* Password Comparison High Word (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t PWD_HI:32;
} B;
} PWCMPH;
union { /* Password Comparison Low Word (Base+0x0010)*/
vuint32_t R;
struct {
vuint32_t PWD_LO:32;
} B;
} PWCMPL;
}; /* end of SSCM_tag */
/****************************************************************************/
/* MODULE : ME */
/****************************************************************************/
struct ME_tag{
union { /* Global Status (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t S_CURRENTMODE:4;
vuint32_t S_MTRANS:1;
vuint32_t S_DC:1;
vuint32_t :2;
vuint32_t S_PDO:1;
vuint32_t :2;
vuint32_t S_MVR:1;
vuint32_t S_DFLA:2;
vuint32_t S_CFLA:2;
vuint32_t :9;
vuint32_t S_FMPLL:1;
vuint32_t S_FXOSC:1;
vuint32_t S_FIRC:1;
vuint32_t S_SYSCLK:4;
} B;
} GS;
union { /* Mode Control (Base+0x004) */
vuint32_t R;
struct {
vuint32_t TARGET_MODE:4;
vuint32_t :12;
vuint32_t KEY:16;
} B;
} MCTL;
union { /* Mode Enable (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t :18;
vuint32_t STANDBY:1;
vuint32_t :2;
vuint32_t STOP:1;
vuint32_t :1;
vuint32_t HALT:1;
vuint32_t RUN3:1;
vuint32_t RUN2:1;
vuint32_t RUN1:1;
vuint32_t RUN:1;
vuint32_t DRUN:1;
vuint32_t SAFE:1;
vuint32_t TEST:1;
vuint32_t RESET:1;
} B;
} MER;
union { /* Interrupt Status (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t :28;
vuint32_t I_ICONF:1;
vuint32_t I_IMODE:1;
vuint32_t I_SAFE:1;
vuint32_t I_MTC:1;
} B;
} IS;
union { /* Interrupt Mask (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t :28;
vuint32_t M_ICONF:1;
vuint32_t M_IMODE:1;
vuint32_t M_SAFE:1;
vuint32_t M_MTC:1;
} B;
} IM;
union { /* Invalid Mode Transition Status (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t :27;
vuint32_t S_MTI:1;
vuint32_t S_MRI:1;
vuint32_t S_DMA:1;
vuint32_t S_NMA:1;
vuint32_t S_SEA:1;
} B;
} IMTS;
union { /* Debug Mode Transition Status (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t MPH_BUSY:1;
vuint32_t :2;
vuint32_t PMC_PROG:1;
vuint32_t CORE_DBG:1;
vuint32_t :2;
vuint32_t SMR:1;
vuint32_t :1;
vuint32_t FMPLL_SC:1;
vuint32_t FXOSC_SC:1;
vuint32_t FIRC_SC:1;
vuint32_t :1;
vuint32_t SYSCLK_SW:1;
vuint32_t DFLASH_SC:1;
vuint32_t CFLASH_SC:1;
vuint32_t CDP_PRPH_0_143:1;
vuint32_t :3;
vuint32_t CDP_PRPH_96_127:1;
vuint32_t CDP_PRPH_64_95:1;
vuint32_t CDP_PRPH_32_63:1;
vuint32_t CDP_PRPH_0_31:1;
} B;
} DMTS;
vuint8_t ME_reserved0[4]; /* reserved 4 bytes (Base+0x001C-0x001F) */
union { /* Reset Mode Configuration (Base+0x0020) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} RESET;
union { /* Test Mode Configuration (Base+0x0024) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} TEST;
union { /* Safe Mode Configuration (Base+0x0028) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} SAFE;
union { /* DRUN Mode Configuration (Base+0x002C) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} DRUN;
union { /* RUN 0->4 Mode Configuration (+0x0030-0x003C) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} RUN[4];
union { /* HALT Mode Configuration (Base+0x0040) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} HALT;
vuint8_t ME_reserved1[4]; /* reserved 4 bytes (Base+0x0044-0x0047) */
union { /* STOP Mode Configuration (Base+0x0048) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} STOP;
vuint8_t ME_reserved2[8]; /* reserved 8 bytes (Base+0x004C-0x0053) */
union { /* STANDBY Mode Configuration (Base+0x0054) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t PDO:1;
vuint32_t :2;
vuint32_t MVRON:1;
vuint32_t DFLAON:2;
vuint32_t CFLAON:2;
vuint32_t :9;
vuint32_t FMPLLON:1;
vuint32_t FXOSCON:1;
vuint32_t FIRCON:1;
vuint32_t SYSCLK:4;
} B;
} STANDBY;
vuint8_t ME_reserved3[8]; /* reserved 8 bytes (Base+0x0058-0x005F) */
union {
vuint32_t R;
struct { /* Peripheral Status 0 (Base+0x0060) */
vuint32_t :8;
vuint32_t S_DMA_CH_MUX:1;
vuint32_t :6;
vuint32_t S_FLEXCAN0:1;
vuint32_t :10;
vuint32_t S_DSPI1:1;
vuint32_t S_DSPI0:1;
vuint32_t :4;
} B;
} PS0;
union { /* Peripheral Status 1 (Base+0x0064)*/
vuint32_t R;
struct {
vuint32_t :6;
vuint32_t S_CTU:1;
vuint32_t :6;
vuint32_t S_LINFLEX2:1;
vuint32_t S_LINFLEX1:1;
vuint32_t S_LINFLEX0:1;
vuint32_t :14;
vuint32_t S_ADC1:1;
vuint32_t :1;
} B;
} PS1;
union { /* Peripheral Status 2 (Base+0x0068) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t S_PIT_RTI:1;
vuint32_t S_RTC_API:1;
vuint32_t :18;
vuint32_t S_EMIOS0:1;
vuint32_t :2;
vuint32_t S_WKPU:1;
vuint32_t S_SIUL:1;
vuint32_t :4;
} B;
} PS2;
union { /* Peripheral Status 3 (Base+0x006C) */
vuint32_t R;
struct {
vuint32_t :23;
vuint32_t S_CMU:1;
vuint32_t :8;
} B;
} PS3;
vuint8_t ME_reserved4[16]; /* reserved 16 bytes (Base+0x0070-0x007F) */
union { /* RUN Peripheral Config 0..7 (+0x0080-009C) */
vuint32_t R;
struct {
vuint32_t :24;
vuint32_t RUN3:1;
vuint32_t RUN2:1;
vuint32_t RUN1:1;
vuint32_t RUN0:1;
vuint32_t DRUN:1;
vuint32_t SAFE:1;
vuint32_t TEST:1;
vuint32_t RESET:1;
} B;
} RUNPC[8];
union { /* Low Pwr Periph Config 0..7 (+0x00A0-0x00BC) */
vuint32_t R;
struct {
vuint32_t :18;
vuint32_t STANDBY:1;
vuint32_t :2;
vuint32_t STOP:1;
vuint32_t :1;
vuint32_t HALT:1;
vuint32_t :8;
} B;
} LPPC[8];
/* Note on PCTL registers: There are only some PCTL implemented in */
/* Bolero 1.5M/1M. In order to make the PCTL easily addressable, these */
/* are defined as an array (ie ME.PCTL[x].R). This means you have */
/* to be careful when addressing these registers in order not to */
/* access a PCTL that is not implemented. Following are available: */
/* 104, 92, 91, 73, 72, 69, 68, 60, 57, 55, 53, 52, 51, 50, 49,48, */
/* 44, 33, 32, 23, 21-16, 9-4 */
union { /* Peripheral Control 0..143 (+0x00C0-0x014F) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t DBG_F:1;
vuint8_t LP_CFG:3;
vuint8_t RUN_CFG:3;
} B;
} PCTL[105];
}; /* end of ME_tag */
/****************************************************************************/
/* MODULE : CGM */
/****************************************************************************/
struct CGM_tag{
/*
The "CGM" has fairly wide coverage and essentially includes everything in
chapter 6/7 of the Bolero Reference Manual:
Base Address | Clock Sources
-----------------------------
0xC3FE0000 | FXOSC_CTL
0xC3FE0040 | SXOSC_CTL
0xC3FE0060 | FIRC_CTL
0xC3FE0080 | SIRC_CTL
0xC3FE00A0 | FMPLL
0xC3FE00C0 | CGM Block 1
0xC3FE0100 | CMU
0xC3FE0120 | CGM Block 2
In this header file, "Base" referrs to the 1st address, 0xC3FE_0000
*/
/* FXOSC - 0xC3FE_0000*/
union { /* Fast OSC Control (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t OSCBYP:1;
vuint32_t :7;
vuint32_t EOCV:8;
vuint32_t M_OSC:1;
vuint32_t :2;
vuint32_t OSCDIV:5;
vuint32_t I_OSC:1;
vuint32_t:7;
} B;
} FXOSC_CTL;
/* Reserved Space between end of FXOSC and start SXOSC */
vuint8_t CGM_reserved0[60]; /* Reserved 60 bytes (Base+0x0004-0x003F) */
/* SXOSC - 0xC3FE_0040*/
union { /* Slow Osc Control (Base+0x0040) */
vuint32_t R;
struct {
vuint32_t OSCBYP:1;
vuint32_t :7;
vuint32_t EOCV:8;
vuint32_t M_OSC:1;
vuint32_t :2;
vuint32_t OSCDIV:5;
vuint32_t I_OSC:1;
vuint32_t :5;
vuint32_t S_OSC:1;
vuint32_t OSCON:1;
} B;
} SXOSC_CTL;
/* Reserved space between end of SXOSC and start of FIRC */
vuint8_t CGM_reserved1[28]; /*Reserved 28 bytes (Base+0x0044-0x005F) */
/* FIRC - 0xC3FE_0060 */
union { /* Fast IRC Control (Base+0x0060) */
vuint32_t R;
struct {
vuint32_t :10;
vuint32_t RCTRIM:6;
vuint32_t :3;
vuint32_t RCDIV:5;
vuint32_t :2;
vuint32_t FIRCON_STDBY:1;
vuint32_t :5;
} B;
} FIRC_CTL;
/* Reserved space between end of FIRC and start of SIRC */
vuint8_t CGM_reserved2[28]; /*Reserved 28 bytes (Base+0x0064-0x007F) */
/* SIRC - 0xC3FE_0080 */
union { /* Slow IRC Control (Base+0x0080) */
vuint32_t R;
struct {
vuint32_t :11;
vuint32_t SIRCTRIM:5;
vuint32_t :3;
vuint32_t SIRCDIV:5;
vuint32_t :3;
vuint32_t S_SIRC:1;
vuint32_t :3;
vuint32_t SIRCON_STDBY:1;
} B;
} SIRC_CTL;
/* Reserved space between end of SIRC and start of FMPLL */
vuint8_t CGM_reserved3[28]; /*Reserved 28 bytes (Base+0x0084-0x009F) */
/* FMPLL - 0xC3FE_00A0 */
union { /* FMPLL Control (Base+0x00A0) */
vuint32_t R;
struct {
vuint32_t:2;
vuint32_t IDF:4;
vuint32_t ODF:2;
vuint32_t:1;
vuint32_t NDIV:7;
vuint32_t:7;
vuint32_t EN_PLL_SW:1;
vuint32_t MODE:1;
vuint32_t UNLOCK_ONCE:1;
vuint32_t:1;
vuint32_t I_LOCK:1;
vuint32_t S_LOCK:1;
vuint32_t PLL_FAIL_MASK:1;
vuint32_t PLL_FAIL_FLAG:1;
vuint32_t:1;
} B;
} FMPLL_CR;
union { /* FMPLL Modulation (Base+0x00A4) */
vuint32_t R;
struct {
vuint32_t STRB_BYPASS:1;
vuint32_t :1;
vuint32_t SPRD_SEL:1;
vuint32_t MOD_PERIOD:13;
vuint32_t FM_EN:1;
vuint32_t INC_STEP:15;
} B;
} FMPLL_MR;
/* Reserved space between end of FMPLL and start of CGM Block 1 */
vuint8_t CGM_reserved4[88]; /*Reserved 88 bytes (Base+0x00A8-0x00FF) */
/* CMU - 0xC3FE_0100 */
union { /* CMU Control Status (Base+0x0100) */
vuint32_t R;
struct {
vuint32_t :8;
vuint32_t SFM:1;
vuint32_t :13;
vuint32_t CLKSEL1:2;
vuint32_t :5;
vuint32_t RCDIV:2;
vuint32_t CME_A:1;
} B;
} CMU_CSR;
union { /* CMU Frequency Display (Base+0x0104) */
vuint32_t R;
struct {
vuint32_t :12;
vuint32_t FD:20;
} B;
} CMU_FDR;
union { /* CMU High Freq Reference FMPLL (Base+0x0108) */
vuint32_t R;
struct {
vuint32_t :20;
vuint32_t HFREF:12;
} B;
} CMU_HFREFR;
union { /* CMU Low Freq Reference FMPLL (Base+0x010C) */
vuint32_t R;
struct {
vuint32_t :20;
vuint32_t LFREF:12;
} B;
} CMU_LFREFR;
union { /* CMU Interrupt Status (Base+0x0110) */
vuint32_t R;
struct {
vuint32_t :29;
vuint32_t FHHI:1; // *_A not present in RM
vuint32_t FLLI:1; // *_A not present in RM
vuint32_t OLRI:1;
} B;
} CMU_ISR;
/* Reserved space where IMR was previously positioned */
vuint8_t CGM_reserved5[4]; /*Reserved 4 bytes (Base+0x0114-0x0117) */
union { /* CMU Measurement Duration (Base+0x0118) */
vuint32_t R;
struct {
vuint32_t :12;
vuint32_t MD:20;
} B;
} CMU_MDR;
/* Reserved space between end of CMU and start of CGM Block 2 */
vuint8_t CGM_reserved6[596]; /*Reserved 596 bytes (Base+0x011C-0x036F) */
union { /* GCM Output Clock Enable (Base+0x0370) */
vuint32_t R;
struct {
vuint32_t :31;
vuint32_t EN:1;
} B;
} OC_EN;
union { /* CGM Output Clock Division Sel (Base+0x0374) */
vuint32_t R;
struct {
vuint32_t :2;
vuint32_t SELDIV:2;
vuint32_t SELCTL:4;
vuint32_t :24;
} B;
} OCDS_SC;
union { /* CGM System Clock Select Status (Base+0x0378) */
vuint32_t R;
struct {
vuint32_t :4;
vuint32_t SELSTAT:4;
vuint32_t :24;
} B;
} SC_SS;
union { /* CGM Sys Clk Div Config0 (Base+0x037C) */
vuint8_t R;
struct {
vuint8_t DE0:1;
vuint8_t :3;
vuint8_t DIV0:4;
} B;
} SC_DC0;
union { /* CGM Sys Clk Div Config1 (Base+0x037D) */
vuint8_t R;
struct {
vuint8_t DE1:1;
vuint8_t :3;
vuint8_t DIV1:4;
} B;
} SC_DC1;
union { /* CGM Sys Clk Div Config1 (Base+0x037E) */
vuint8_t R;
struct {
vuint8_t DE2:1;
vuint8_t :3;
vuint8_t DIV2:4;
} B;
} SC_DC2;
vuint8_t CGM_reserved7[1]; /*Reserved 1 byte (Base+0x037F) */
union { /* CGM Aux clock select control register (Base+0x0380) */
vuint32_t R;
struct {
vuint32_t :4;
vuint32_t SELCTL:4;
vuint32_t :24;
} B;
} AC0_SC;
}; /* end of CGM_tag */
/****************************************************************************/
/* MODULE : RGM base address - 0xC3FE_4000 */
/****************************************************************************/
struct RGM_tag{
union { /* Functional Event Status (Base+0x0000) */
vuint16_t R;
struct {
vuint16_t F_EXR:1;
vuint16_t :6;
vuint16_t F_FLASH:1;
vuint16_t F_LVD45:1;
vuint16_t F_CMU_FHL:1;
vuint16_t F_CMU_OLR:1;
vuint16_t F_FMPLL:1;
vuint16_t F_CHKSTOP:1;
vuint16_t F_SOFT_FUNC :1;
vuint16_t F_CORE:1;
vuint16_t F_JTAG:1;
} B;
} FES;
union { /* Destructive Event Status (Base+0x0002) */
vuint16_t R;
struct {
vuint16_t F_POR:1;
vuint16_t :10;
vuint16_t F_LVD27_VREG:1;
vuint16_t F_LVD27:1;
vuint16_t F_SWT:1;
vuint16_t F_LVD12_PD1:1;
vuint16_t F_LVD12_PD0:1;
} B;
} DES;
union { /* Functional Event Reset Disable (+0x0004) */
vuint16_t R;
struct {
vuint16_t D_EXR:1;
vuint16_t :6;
vuint16_t D_FLASH:1;
vuint16_t D_LVD45:1;
vuint16_t D_CMU_FHL:1;
vuint16_t D_CMU_OLR:1;
vuint16_t D_FMPLL:1;
vuint16_t D_CHKSTOP:1;
vuint16_t D_SOFT_FUNC:1;
vuint16_t D_CORE:1;
vuint16_t D_JTAG:1;
} B;
} FERD;
union { /* Destructive Event Reset Disable (Base+0x0006)*/
vuint16_t R;
struct {
vuint16_t :11;
vuint16_t D_LVD27_VREG:1;
vuint16_t D_LVD27:1;
vuint16_t D_SWT:1;
vuint16_t D_LVD12_PD1:1;
vuint16_t D_LVD12_PD0:1;
} B;
} DERD;
vuint8_t RGM_reserved0[8]; /*Reserved 8 bytes (Base+0x008-0x000F) */
union { /* Functional Event Alt Request (Base+0x0010) */
vuint16_t R;
struct {
vuint16_t AR_EXR:1;
vuint16_t:6;
vuint16_t AR_FLASH:1;
vuint16_t AR_LVD45:1;
vuint16_t AR_CMU_FHL:1;
vuint16_t AR_CMU_OLR:1;
vuint16_t AR_FMPLL:1;
vuint16_t AR_CHKSTOP:1;
vuint16_t AR_SOFT_FUNC:1;
vuint16_t AR_CORE:1;
vuint16_t AR_JTAG:1;
} B;
} FEAR;
union { /* Destructive Event Alt Request (Base+0x0012) */
vuint16_t R;
struct {
vuint16_t:11;
vuint16_t AR_LVD27_VREG:1;
vuint16_t AR_LVD27:1;
vuint16_t AR_SWT:1;
vuint16_t AR_LVD12_PD1:1;
vuint16_t AR_LVD12_PD0:1;
} B;
} DEAR; /* Destructive Event Alternate Request */
vuint8_t RGM_reserved1[4]; /*Reserved 4 bytes (Base+0x0014-0x0017) */
union { /* Functional Event Short Sequence (+0x0018) */
vuint16_t R;
struct {
vuint16_t SS_EXR:1;
vuint16_t :6;
vuint16_t SS_FLASH:1;
vuint16_t SS_LVD45:1;
vuint16_t SS_CMU_FHL:1;
vuint16_t SS_CMU_OLR:1;
vuint16_t SS_FMPLL:1;
vuint16_t SS_CHKSTOP:1;
vuint16_t SS_SOFT_FUNC:1;
vuint16_t SS_CORE:1;
vuint16_t SS_JTAG:1;
} B;
} FESS;
union { /* STANDBY reset sequence (Base+0x001A) */
vuint16_t R;
struct {
vuint16_t :8;
vuint16_t BOOT_FROM_BKP_RAM:1;
vuint16_t :7;
} B;
} STDBY;
union { /* Functional Bidirectional Reset En (+0x001C) */
vuint16_t R;
struct {
vuint16_t BE_EXR:1;
vuint16_t :6;
vuint16_t BE_FLASH:1;
vuint16_t BE_LVD45:1;
vuint16_t BE_CMU_FHL:1;
vuint16_t BE_CMU_OLR:1;
vuint16_t BE_FMPLL:1;
vuint16_t BE_CHKSTOP:1;
vuint16_t BE_SOFT_FUNC:1;
vuint16_t BE_CORE:1;
vuint16_t BE_JTAG:1;
} B;
} FBRE;
}; /* end of RGM_tag */
/****************************************************************************/
/* MODULE : PCU (base address 0xC3FE_8000) */
/****************************************************************************/
struct PCU_tag{
union { /* PCU Power domain 0-3 config (+0x0000-0x000C) */
vuint32_t R;
struct {
vuint32_t :18;
vuint32_t STBY:1;
vuint32_t :2;
vuint32_t STOP:1;
vuint32_t :1;
vuint32_t HALT:1;
vuint32_t RUN3:1;
vuint32_t RUN2:1;
vuint32_t RUN1:1;
vuint32_t RUN0:1;
vuint32_t DRUN:1;
vuint32_t SAFE:1;
vuint32_t TEST:1;
vuint32_t RST:1;
} B;
} PCONF[4];
vuint8_t PCU_reserved0[48]; /* Reserved 48 bytes (Base+0x0010-0x003F) */
union { /* PCU Power Domain Status (Base+0x0040) */
vuint32_t R;
struct {
vuint32_t :28;
vuint32_t PD3:1;
vuint32_t PD2:1;
vuint32_t PD1:1;
vuint32_t PD0:1;
} B;
} PSTAT;
vuint8_t PCU_reserved1[60]; /* Reserved 60 bytes (Base+0x0044-0x007F) */
/* Following register is from Voltage Regulators chapter of RM */
union { /* PCU Voltage Regulator Control (Base+0x0080) */
vuint32_t R;
struct {
vuint32_t :31;
vuint32_t MASK_LVDHV5:1;
} B;
} VREG_CTL; /* Changed from VCTL for consistency with other regs here */
}; /* end of PCU_tag */
/****************************************************************************/
/* MODULE : RTC/API */
/****************************************************************************/
struct RTC_tag{
union { /* RTC Supervisor Control (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t SUPV:1;
vuint32_t :31;
} B;
} RTCSUPV ;
union { /* RTC Control (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t CNTEN:1;
vuint32_t RTCIE:1;
vuint32_t FRZEN:1;
vuint32_t ROVREN:1;
vuint32_t RTCVAL:12;
vuint32_t APIEN:1;
vuint32_t APIIE:1;
vuint32_t CLKSEL:2;
vuint32_t DIV512EN:1;
vuint32_t DIV32EN:1;
vuint32_t APIVAL:10;
} B;
} RTCC;
union { /* RTC Status (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t :2;
vuint32_t RTCF:1;
vuint32_t :15;
vuint32_t APIF:1;
vuint32_t :2;
vuint32_t ROVRF:1;
vuint32_t :10;
} B;
} RTCS;
union { /* RTC Counter (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t RTCCNT:32;
} B;
} RTCCNT;
}; /* end of RTC_tag */
/****************************************************************************/
/* MODULE : PIT (base address - 0xC3FF_FFFF) */
/****************************************************************************/
struct PIT_tag {
union { /* PIT Module Control (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t:30;
vuint32_t MDIS:1;
vuint32_t FRZ:1;
} B;
} PITMCR;
vuint8_t PIT_reserved0[252]; /* Reserved 252 Bytes (Base+0x0004-0x00FF) */
/* PIT Timer Channels 0..7 (Base+0x0100-0x017C) */
struct {
union { /* PIT Timer Load Value (Offset+0x0000) */
vuint32_t R;
struct {
vuint32_t TSV:32;
} B;
} LDVAL;
union { /* PIT Current Timer Value (Offset+0x0004) */
vuint32_t R;
struct {
vuint32_t TVL:32;
} B;
} CVAL;
union { /* PIT Timer Control (Offset+0x0008) */
vuint32_t R;
struct {
vuint32_t :30;
vuint32_t TIE:1;
vuint32_t TEN:1;
} B;
} TCTRL;
union { /* PIT Timer Control (Offset+0x0008) */
vuint32_t R;
struct {
vuint32_t :31;
vuint32_t TIF:1;
} B;
} TFLG;
}CH[8]; /* End of PIT Timer Channels */
}; /* end of PIT_tag */
/****************************************************************************/
/* MODULE : ADC1 (12 Bit) */
/****************************************************************************/
struct ADC1_tag {
union { /* ADC1 Main Configuration (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t OWREN:1;
vuint32_t WLSIDE:1;
vuint32_t MODE:1;
vuint32_t:4;
vuint32_t NSTART:1;
vuint32_t:1;
vuint32_t JTRGEN:1;
vuint32_t JEDGE:1;
vuint32_t JSTART:1;
vuint32_t:2;
vuint32_t CTUEN:1;
vuint32_t:8;
vuint32_t ADCLKSEL:1;
vuint32_t ABORTCHAIN:1;
vuint32_t ABORT:1;
vuint32_t ACKO:1;
vuint32_t:4;
vuint32_t PWDN:1;
} B;
} MCR;
union { /* ADC1 Main Status (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t:7;
vuint32_t NSTART:1;
vuint32_t JABORT:1;
vuint32_t:2;
vuint32_t JSTART:1;
vuint32_t:3;
vuint32_t CTUSTART:1;
vuint32_t CHADDR:7;
vuint32_t:3;
vuint32_t ACKO:1;
vuint32_t:2;
vuint32_t ADCSTATUS:3;
} B;
} MSR;
vuint8_t ADC1_reserved0[8]; /* Reserved 8 bytes (Base+0x0008-0x000F) */
union { /* ADC1 Interrupt Status (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t:27;
vuint32_t EOCTU:1;
vuint32_t JEOC:1;
vuint32_t JECH:1;
vuint32_t EOC:1;
vuint32_t ECH:1;
} B;
} ISR;
union { /* ADC1 Channel Pending 0 (Base+0x0014) */
vuint32_t R; /* (For precision channels) */
struct {
vuint32_t :16;
vuint32_t EOC_CH15:1;
vuint32_t EOC_CH14:1;
vuint32_t EOC_CH13:1;
vuint32_t EOC_CH12:1;
vuint32_t EOC_CH11:1;
vuint32_t EOC_CH10:1;
vuint32_t EOC_CH9:1;
vuint32_t EOC_CH8:1;
vuint32_t EOC_CH7:1;
vuint32_t EOC_CH6:1;
vuint32_t EOC_CH5:1;
vuint32_t EOC_CH4:1;
vuint32_t EOC_CH3:1;
vuint32_t EOC_CH2:1;
vuint32_t EOC_CH1:1;
vuint32_t EOC_CH0:1;
} B;
} CEOCFR0;
union { /* ADC1 Channel Pending 1 (Base+0x0018) */
vuint32_t R; /* (For standard Channels) */
struct {
vuint32_t:19;
vuint32_t EOC_CH44:1;
vuint32_t EOC_CH43:1;
vuint32_t EOC_CH42:1;
vuint32_t EOC_CH41:1;
vuint32_t EOC_CH40:1;
vuint32_t EOC_CH39:1;
vuint32_t EOC_CH38:1;
vuint32_t EOC_CH37:1;
vuint32_t EOC_CH36:1;
vuint32_t EOC_CH35:1;
vuint32_t EOC_CH34:1;
vuint32_t EOC_CH33:1;
vuint32_t EOC_CH32:1;
} B;
} CEOCFR1;
union { /* ADC1 Channel Pending 2 (Base+0x001C) */
vuint32_t R; /* (For External Channels) */
struct {
vuint32_t EOC_CH95:1;
vuint32_t EOC_CH94:1;
vuint32_t EOC_CH93:1;
vuint32_t EOC_CH92:1;
vuint32_t EOC_CH91:1;
vuint32_t EOC_CH90:1;
vuint32_t EOC_CH89:1;
vuint32_t EOC_CH88:1;
vuint32_t EOC_CH87:1;
vuint32_t EOC_CH86:1;
vuint32_t EOC_CH85:1;
vuint32_t EOC_CH84:1;
vuint32_t EOC_CH83:1;
vuint32_t EOC_CH82:1;
vuint32_t EOC_CH81:1;
vuint32_t EOC_CH80:1;
vuint32_t EOC_CH79:1;
vuint32_t EOC_CH78:1;
vuint32_t EOC_CH77:1;
vuint32_t EOC_CH76:1;
vuint32_t EOC_CH75:1;
vuint32_t EOC_CH74:1;
vuint32_t EOC_CH73:1;
vuint32_t EOC_CH72:1;
vuint32_t EOC_CH71:1;
vuint32_t EOC_CH70:1;
vuint32_t EOC_CH69:1;
vuint32_t EOC_CH68:1;
vuint32_t EOC_CH67:1;
vuint32_t EOC_CH66:1;
vuint32_t EOC_CH65:1;
vuint32_t EOC_CH64:1;
} B;
} CEOCFR2;
union { /* ADC1 Interrupt Mask (Base+0020) */
vuint32_t R;
struct {
vuint32_t:27;
vuint32_t MSKEOCTU:1;
vuint32_t MSKJEOC:1;
vuint32_t MSKJECH:1;
vuint32_t MSKEOC:1;
vuint32_t MSKECH:1;
} B;
} IMR;
union { /* ADC1 Channel Interrupt Mask 0 (Base+0x0024) */
vuint32_t R; /* (For Precision Channels) */
struct {
vuint32_t:16;
vuint32_t CIM15:1;
vuint32_t CIM14:1;
vuint32_t CIM13:1;
vuint32_t CIM12:1;
vuint32_t CIM11:1;
vuint32_t CIM10:1;
vuint32_t CIM9:1;
vuint32_t CIM8:1;
vuint32_t CIM7:1;
vuint32_t CIM6:1;
vuint32_t CIM5:1;
vuint32_t CIM4:1;
vuint32_t CIM3:1;
vuint32_t CIM2:1;
vuint32_t CIM1:1;
vuint32_t CIM0:1;
} B;
} CIMR0;
union { /* ADC1 Channel Interrupt Mask 1 (+0x0028) */
vuint32_t R; /* (For Standard Channels) */
struct {
vuint32_t:19;
vuint32_t CIM44:1;
vuint32_t CIM43:1;
vuint32_t CIM42:1;
vuint32_t CIM41:1;
vuint32_t CIM40:1;
vuint32_t CIM39:1;
vuint32_t CIM38:1;
vuint32_t CIM37:1;
vuint32_t CIM36:1;
vuint32_t CIM35:1;
vuint32_t CIM34:1;
vuint32_t CIM33:1;
vuint32_t CIM32:1;
} B;
} CIMR1;
union { /* ADC1 Channel Interrupt Mask 2 (Base+0x002C) */
vuint32_t R; /* (For External Mux'd Channels) */
struct {
vuint32_t CIM95:1;
vuint32_t CIM94:1;
vuint32_t CIM93:1;
vuint32_t CIM92:1;
vuint32_t CIM91:1;
vuint32_t CIM90:1;
vuint32_t CIM89:1;
vuint32_t CIM88:1;
vuint32_t CIM87:1;
vuint32_t CIM86:1;
vuint32_t CIM85:1;
vuint32_t CIM84:1;
vuint32_t CIM83:1;
vuint32_t CIM82:1;
vuint32_t CIM81:1;
vuint32_t CIM80:1;
vuint32_t CIM79:1;
vuint32_t CIM78:1;
vuint32_t CIM77:1;
vuint32_t CIM76:1;
vuint32_t CIM75:1;
vuint32_t CIM74:1;
vuint32_t CIM73:1;
vuint32_t CIM72:1;
vuint32_t CIM71:1;
vuint32_t CIM70:1;
vuint32_t CIM69:1;
vuint32_t CIM68:1;
vuint32_t CIM67:1;
vuint32_t CIM66:1;
vuint32_t CIM65:1;
vuint32_t CIM64:1;
} B;
} CIMR2;
union { /* ADC1 Watchdog Threshold Interrupt Status (+0x0030)*/
vuint32_t R;
struct {
vuint32_t:26;
vuint32_t WDG2H:1;
vuint32_t WDG2L:1;
vuint32_t WDG1H:1;
vuint32_t WDG1L:1;
vuint32_t WDG0H:1;
vuint32_t WDG0L:1;
} B;
} WTISR;
union { /* ADC1 Watchdog Threshold Interrupt Mask (+0x0034) */
vuint32_t R;
struct {
vuint32_t:26;
vuint32_t MSKWDG2H:1;
vuint32_t MSKWDG2L:1;
vuint32_t MSKWDG1H:1;
vuint32_t MSKWDG1L:1;
vuint32_t MSKWDG0H:1;
vuint32_t MSKWDG0L:1;
} B;
} WTIMR;
vuint8_t ADC1_reserved3[8]; /* Reserved 8 bytes (Base+0x0038-0x003F) */
union { /* ADC1 DMA Enable (Base+0x0040) */
vuint32_t R;
struct {
vuint32_t:30;
vuint32_t DCLR:1;
vuint32_t DMAEN:1;
} B;
} DMAE;
union { /* ADC1 DMA Channel Select 0 (Base+0x0044) */
vuint32_t R; /* (for precision channels) */
struct {
vuint32_t:16;
vuint32_t DMA15:1;
vuint32_t DMA14:1;
vuint32_t DMA13:1;
vuint32_t DMA12:1;
vuint32_t DMA11:1;
vuint32_t DMA10:1;
vuint32_t DMA9:1;
vuint32_t DMA8:1;
vuint32_t DMA7:1;
vuint32_t DMA6:1;
vuint32_t DMA5:1;
vuint32_t DMA4:1;
vuint32_t DMA3:1;
vuint32_t DMA2:1;
vuint32_t DMA1:1;
vuint32_t DMA0:1;
} B;
} DMAR0;
union { /* ADC1 DMA Channel Select 1 (Base+0x0048) */
vuint32_t R; /* (for precision channels) */
struct {
vuint32_t:19;
vuint32_t DMA44:1;
vuint32_t DMA43:1;
vuint32_t DMA42:1;
vuint32_t DMA41:1;
vuint32_t DMA40:1;
vuint32_t DMA39:1;
vuint32_t DMA38:1;
vuint32_t DMA37:1;
vuint32_t DMA36:1;
vuint32_t DMA35:1;
vuint32_t DMA34:1;
vuint32_t DMA33:1;
vuint32_t DMA32:1;
} B;
} DMAR1;
union { /* ADC1 DMA Channel Select 2 (Base+0x004C) */
vuint32_t R; /* (for External channels) */
struct {
vuint32_t DMA95:1;
vuint32_t DMA94:1;
vuint32_t DMA93:1;
vuint32_t DMA92:1;
vuint32_t DMA91:1;
vuint32_t DMA90:1;
vuint32_t DMA89:1;
vuint32_t DMA88:1;
vuint32_t DMA87:1;
vuint32_t DMA86:1;
vuint32_t DMA85:1;
vuint32_t DMA84:1;
vuint32_t DMA83:1;
vuint32_t DMA82:1;
vuint32_t DMA81:1;
vuint32_t DMA80:1;
vuint32_t DMA79:1;
vuint32_t DMA78:1;
vuint32_t DMA77:1;
vuint32_t DMA76:1;
vuint32_t DMA75:1;
vuint32_t DMA74:1;
vuint32_t DMA73:1;
vuint32_t DMA72:1;
vuint32_t DMA71:1;
vuint32_t DMA70:1;
vuint32_t DMA69:1;
vuint32_t DMA68:1;
vuint32_t DMA67:1;
vuint32_t DMA66:1;
vuint32_t DMA65:1;
vuint32_t DMA64:1;
} B;
} DMAR2;
vuint8_t ADC1_reserved4[16]; /* Reserved 16 bytes (Base+0x0048-0x005F) */
/* Note the threshold registers are not implemented as an array for */
/* concistency with ADC0 header section */
union { /* ADC1 Threshold 0 (Base+0x0060) */
vuint32_t R;
struct {
vuint32_t:4;
vuint32_t THRH:12;
vuint32_t:4;
vuint32_t THRL:12;
} B;
} THRHLR0;
union { /* ADC1 Threshold 1 (Base+0x0064) */
vuint32_t R;
struct {
vuint32_t:4;
vuint32_t THRH:12;
vuint32_t:4;
vuint32_t THRL:12;
} B;
} THRHLR1;
union { /* ADC1 Threshold 2 (Base+0x0068) */
vuint32_t R;
struct {
vuint32_t:4;
vuint32_t THRH:12;
vuint32_t:4;
vuint32_t THRL:12;
} B;
} THRHLR2;
vuint8_t ADC1_reserved5[20]; /* Reserved 20 bytes (Base+0x006C-0x007F) */
union { /* ADC1 Presampling Control (Base+0x0080) */
vuint32_t R;
struct {
vuint32_t:25;
vuint32_t PREVAL2:2;
vuint32_t PREVAL1:2;
vuint32_t PREVAL0:2;
vuint32_t PRECONV:1;
} B;
} PSCR;
union { /* ADC1 Presampling 0 (Base+0x0084) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t:16;
vuint32_t PRES15:1;
vuint32_t PRES14:1;
vuint32_t PRES13:1;
vuint32_t PRES12:1;
vuint32_t PRES11:1;
vuint32_t PRES10:1;
vuint32_t PRES9:1;
vuint32_t PRES8:1;
vuint32_t PRES7:1;
vuint32_t PRES6:1;
vuint32_t PRES5:1;
vuint32_t PRES4:1;
vuint32_t PRES3:1;
vuint32_t PRES2:1;
vuint32_t PRES1:1;
vuint32_t PRES0:1;
} B;
} PSR0;
union { /* ADC1 Presampling 1 (Base+0x0088) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t:19;
vuint32_t PRES44:1;
vuint32_t PRES43:1;
vuint32_t PRES42:1;
vuint32_t PRES41:1;
vuint32_t PRES40:1;
vuint32_t PRES39:1;
vuint32_t PRES38:1;
vuint32_t PRES37:1;
vuint32_t PRES36:1;
vuint32_t PRES35:1;
vuint32_t PRES34:1;
vuint32_t PRES33:1;
vuint32_t PRES32:1;
} B;
} PSR1;
union { /* ADC1 Presampling 2 (Base+0x008C) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t PRES95:1;
vuint32_t PRES94:1;
vuint32_t PRES93:1;
vuint32_t PRES92:1;
vuint32_t PRES91:1;
vuint32_t PRES90:1;
vuint32_t PRES89:1;
vuint32_t PRES88:1;
vuint32_t PRES87:1;
vuint32_t PRES86:1;
vuint32_t PRES85:1;
vuint32_t PRES84:1;
vuint32_t PRES83:1;
vuint32_t PRES82:1;
vuint32_t PRES81:1;
vuint32_t PRES80:1;
vuint32_t PRES79:1;
vuint32_t PRES78:1;
vuint32_t PRES77:1;
vuint32_t PRES76:1;
vuint32_t PRES75:1;
vuint32_t PRES74:1;
vuint32_t PRES73:1;
vuint32_t PRES72:1;
vuint32_t PRES71:1;
vuint32_t PRES70:1;
vuint32_t PRES69:1;
vuint32_t PRES68:1;
vuint32_t PRES67:1;
vuint32_t PRES66:1;
vuint32_t PRES65:1;
vuint32_t PRES64:1;
} B;
} PSR2;
vuint8_t ADC1_reserved6[4]; /* Reserved 4 bytes (Base+0x0090-0x0093) */
/* Note the following CTR registers are NOT implemented as an array to */
/* try and maintain some concistency through the header file */
/* (The registers are however identical) */
union { /* ADC1 Conversion Timing 0 (Base+0x0094) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t:16;
vuint32_t INPLATCH:1;
vuint32_t:1;
vuint32_t OFFSHIFT:2;
vuint32_t:1;
vuint32_t INPCMP:2;
vuint32_t:1;
vuint32_t INPSAMP:8;
} B;
} CTR0;
union { /* ADC1 Conversion Timing 1 (Base+0x0098) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t:16;
vuint32_t INPLATCH:1;
vuint32_t:4;
vuint32_t INPCMP:2;
vuint32_t:1;
vuint32_t INPSAMP:8;
} B;
} CTR1;
union { /* ADC1 Conversion Timing 2 (Base+0x009C) */
vuint32_t R; /* (External channels) */
struct {
vuint32_t:16;
vuint32_t INPLATCH:1;
vuint32_t:4;
vuint32_t INPCMP:2;
vuint32_t:1;
vuint32_t INPSAMP:8;
} B;
} CTR2;
vuint8_t ADC1_reserved7[8]; /* Reserved 12 bytes (Base+0x009C-0x00A3) */
union { /* ADC1 Normal Conversion Mask 0 (Base+0x00A4) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t :16;
vuint32_t CH15:1;
vuint32_t CH14:1;
vuint32_t CH13:1;
vuint32_t CH12:1;
vuint32_t CH11:1;
vuint32_t CH10:1;
vuint32_t CH9:1;
vuint32_t CH8:1;
vuint32_t CH7:1;
vuint32_t CH6:1;
vuint32_t CH5:1;
vuint32_t CH4:1;
vuint32_t CH3:1;
vuint32_t CH2:1;
vuint32_t CH1:1;
vuint32_t CH0:1;
} B;
} NCMR0;
union { /* ADC1 Normal Conversion Mask 1 (Base+0x00A8) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t:19;
vuint32_t CH44:1;
vuint32_t CH43:1;
vuint32_t CH42:1;
vuint32_t CH41:1;
vuint32_t CH40:1;
vuint32_t CH39:1;
vuint32_t CH38:1;
vuint32_t CH37:1;
vuint32_t CH36:1;
vuint32_t CH35:1;
vuint32_t CH34:1;
vuint32_t CH33:1;
vuint32_t CH32:1;
} B;
} NCMR1;
union { /* ADC1 Normal Conversion Mask 2 (Base+0x00AC) */
vuint32_t R; /* (External channels) */
struct {
vuint32_t CH95:1;
vuint32_t CH94:1;
vuint32_t CH93:1;
vuint32_t CH92:1;
vuint32_t CH91:1;
vuint32_t CH90:1;
vuint32_t CH89:1;
vuint32_t CH88:1;
vuint32_t CH87:1;
vuint32_t CH86:1;
vuint32_t CH85:1;
vuint32_t CH84:1;
vuint32_t CH83:1;
vuint32_t CH82:1;
vuint32_t CH81:1;
vuint32_t CH80:1;
vuint32_t CH79:1;
vuint32_t CH78:1;
vuint32_t CH77:1;
vuint32_t CH76:1;
vuint32_t CH75:1;
vuint32_t CH74:1;
vuint32_t CH73:1;
vuint32_t CH72:1;
vuint32_t CH71:1;
vuint32_t CH70:1;
vuint32_t CH69:1;
vuint32_t CH68:1;
vuint32_t CH67:1;
vuint32_t CH66:1;
vuint32_t CH65:1;
vuint32_t CH64:1;
} B;
} NCMR2;
vuint8_t ADC1_reserved8[4]; /* Reserved 4 bytes (Base+0x00B0-0x00B4) */
union { /* ADC1 Injected Conversion Mask0 (Base+0x00B4) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t :16;
vuint32_t CH15:1;
vuint32_t CH14:1;
vuint32_t CH13:1;
vuint32_t CH12:1;
vuint32_t CH11:1;
vuint32_t CH10:1;
vuint32_t CH9:1;
vuint32_t CH8:1;
vuint32_t CH7:1;
vuint32_t CH6:1;
vuint32_t CH5:1;
vuint32_t CH4:1;
vuint32_t CH3:1;
vuint32_t CH2:1;
vuint32_t CH1:1;
vuint32_t CH0:1;
} B;
} JCMR0;
union { /* ADC1 Injected Conversion Mask1 (Base+0x00B8) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t :19;
vuint32_t CH44:1;
vuint32_t CH43:1;
vuint32_t CH42:1;
vuint32_t CH41:1;
vuint32_t CH40:1;
vuint32_t CH39:1;
vuint32_t CH38:1;
vuint32_t CH37:1;
vuint32_t CH36:1;
vuint32_t CH35:1;
vuint32_t CH34:1;
vuint32_t CH33:1;
vuint32_t CH32:1;
} B;
} JCMR1;
union { /* ADC1 Injected Conversion Mask 2 (Base+0x00BC) */
vuint32_t R; /* (External channels) */
struct {
vuint32_t CH95:1;
vuint32_t CH94:1;
vuint32_t CH93:1;
vuint32_t CH92:1;
vuint32_t CH91:1;
vuint32_t CH90:1;
vuint32_t CH89:1;
vuint32_t CH88:1;
vuint32_t CH87:1;
vuint32_t CH86:1;
vuint32_t CH85:1;
vuint32_t CH84:1;
vuint32_t CH83:1;
vuint32_t CH82:1;
vuint32_t CH81:1;
vuint32_t CH80:1;
vuint32_t CH79:1;
vuint32_t CH78:1;
vuint32_t CH77:1;
vuint32_t CH76:1;
vuint32_t CH75:1;
vuint32_t CH74:1;
vuint32_t CH73:1;
vuint32_t CH72:1;
vuint32_t CH71:1;
vuint32_t CH70:1;
vuint32_t CH69:1;
vuint32_t CH68:1;
vuint32_t CH67:1;
vuint32_t CH66:1;
vuint32_t CH65:1;
vuint32_t CH64:1;
} B;
} JCMR2;
vuint8_t ADC1_reserved9[4]; /* Reserved 4 bytes (Base+0x00C0=0x00C4) */
union { /* Decode Signals Delay Register (base+0x00C4)*/
vuint32_t R;
struct {
vuint32_t:20;
vuint32_t DSD:12;
} B;
} DSDR;
union { /* Power Down Exit Delay Register (base+0x00C8)*/
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t PDED:8;
} B;
} PDEDR;
vuint8_t ADC1_reserved10[52]; /* Reserved 52 bytes (Base+0x00CC-0x00FF) */
union { /* ADC1 Channel 0-39 Data (Base+0x0100-0x019C) */
vuint32_t R; /* Note CDR[16..31] and [44..63] are reserved 0x0140-0x017F */
struct {
vuint32_t:12;
vuint32_t VALID:1;
vuint32_t OVERW:1;
vuint32_t RESULT:2;
vuint32_t:4;
vuint32_t CDATA:12;
} B;
} CDR[96];
vuint8_t ADC1_reserved11[48]; /* Reserved 48 bytes (Base+0x0280-0x002B0) */
union { /* ADC1 Channel Watchdog Select 0 (Base+0x02B0) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t WSEL_CH7:4;
vuint32_t WSEL_CH6:4;
vuint32_t WSEL_CH5:4;
vuint32_t WSEL_CH4:4;
vuint32_t WSEL_CH3:4;
vuint32_t WSEL_CH2:4;
vuint32_t WSEL_CH1:4;
vuint32_t WSEL_CH0:4;
} B;
} CWSELR0;
union { /* ADC1 Channel Watchdog Select 1 (Base+0x02B4) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t WSEL_CH15:4;
vuint32_t WSEL_CH14:4;
vuint32_t WSEL_CH13:4;
vuint32_t WSEL_CH12:4;
vuint32_t WSEL_CH11:4;
vuint32_t WSEL_CH10:4;
vuint32_t WSEL_CH9:4;
vuint32_t WSEL_CH8:4;
} B;
} CWSELR1;
vuint8_t ADC1_reserved12[8]; /* Reserved 8 bytes (Base+0x02B8-0x02BF) */
union { /* ADC1 Channel Watchdog Select 4 (Base+0x02C0) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t WSEL_CH39:4;
vuint32_t WSEL_CH38:4;
vuint32_t WSEL_CH37:4;
vuint32_t WSEL_CH36:4;
vuint32_t WSEL_CH35:4;
vuint32_t WSEL_CH34:4;
vuint32_t WSEL_CH33:4;
vuint32_t WSEL_CH32:4;
} B;
} CWSELR4;
union { /* ADC1 Channel Watchdog Select 5 (Base+0x02C4) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t:12;
vuint32_t WSEL_CH44:4;
vuint32_t WSEL_CH43:4;
vuint32_t WSEL_CH42:4;
vuint32_t WSEL_CH41:4;
vuint32_t WSEL_CH40:4;
} B;
} CWSELR5;
vuint8_t ADC1_reserved42[8]; /* Reserved 8 bytes (Base+0x02C8-0x02D0) */
union { /* ADC1 Channel Watchdog Select 8 (Base+0x02D0) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t WSEL_CH71:4;
vuint32_t WSEL_CH70:4;
vuint32_t WSEL_CH69:4;
vuint32_t WSEL_CH68:4;
vuint32_t WSEL_CH67:4;
vuint32_t WSEL_CH66:4;
vuint32_t WSEL_CH65:4;
vuint32_t WSEL_CH64:4;
} B;
} CWSELR8;
union { /* ADC1 Channel Watchdog Select 9 (Base+0x02D4) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t WSEL_CH79:4;
vuint32_t WSEL_CH78:4;
vuint32_t WSEL_CH77:4;
vuint32_t WSEL_CH76:4;
vuint32_t WSEL_CH75:4;
vuint32_t WSEL_CH74:4;
vuint32_t WSEL_CH73:4;
vuint32_t WSEL_CH72:4;
} B;
} CWSELR9;
union { /* ADC1 Channel Watchdog Select 10 (Base+0x02D8) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t WSEL_CH87:4;
vuint32_t WSEL_CH86:4;
vuint32_t WSEL_CH85:4;
vuint32_t WSEL_CH84:4;
vuint32_t WSEL_CH83:4;
vuint32_t WSEL_CH82:4;
vuint32_t WSEL_CH81:4;
vuint32_t WSEL_CH80:4;
} B;
} CWSELR10;
union { /* ADC1 Channel Watchdog Select 11 (Base+0x02DC) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t WSEL_CH95:4;
vuint32_t WSEL_CH94:4;
vuint32_t WSEL_CH93:4;
vuint32_t WSEL_CH92:4;
vuint32_t WSEL_CH91:4;
vuint32_t WSEL_CH90:4;
vuint32_t WSEL_CH89:4;
vuint32_t WSEL_CH88:4;
} B;
} CWSELR11;
union { /* ADC1 Channel Watchdog Enable0 (Base+0x02E0) */
vuint32_t R; /* (precision channels) */
struct {
vuint32_t :16;
vuint32_t CWEN15:1;
vuint32_t CWEN14:1;
vuint32_t CWEN13:1;
vuint32_t CWEN12:1;
vuint32_t CWEN11:1;
vuint32_t CWEN10:1;
vuint32_t CWEN9:1;
vuint32_t CWEN8:1;
vuint32_t CWEN7:1;
vuint32_t CWEN6:1;
vuint32_t CWEN5:1;
vuint32_t CWEN4:1;
vuint32_t CWEN3:1;
vuint32_t CWEN2:1;
vuint32_t CWEN1:1;
vuint32_t CWEN0:1;
} B;
} CWENR0;
union { /* ADC1 Channel Watchdog Enable1 (Base++0x02E4) */
vuint32_t R; /* (standard channels) */
struct {
vuint32_t :19;
vuint32_t CWEN44:1;
vuint32_t CWEN43:1;
vuint32_t CWEN42:1;
vuint32_t CWEN41:1;
vuint32_t CWEN40:1;
vuint32_t CWEN39:1;
vuint32_t CWEN38:1;
vuint32_t CWEN37:1;
vuint32_t CWEN36:1;
vuint32_t CWEN35:1;
vuint32_t CWEN34:1;
vuint32_t CWEN33:1;
vuint32_t CWEN32:1;
} B;
} CWENR1;
union { /* ADC1 Channel Watchdog Enable2 (Base++0x02E8) */
vuint32_t R; /* (External channels) */
struct {
vuint32_t CWEN95:1;
vuint32_t CWEN94:1;
vuint32_t CWEN93:1;
vuint32_t CWEN92:1;
vuint32_t CWEN91:1;
vuint32_t CWEN90:1;
vuint32_t CWEN89:1;
vuint32_t CWEN88:1;
vuint32_t CWEN87:1;
vuint32_t CWEN86:1;
vuint32_t CWEN85:1;
vuint32_t CWEN84:1;
vuint32_t CWEN83:1;
vuint32_t CWEN82:1;
vuint32_t CWEN81:1;
vuint32_t CWEN80:1;
vuint32_t CWEN79:1;
vuint32_t CWEN78:1;
vuint32_t CWEN77:1;
vuint32_t CWEN76:1;
vuint32_t CWEN75:1;
vuint32_t CWEN74:1;
vuint32_t CWEN73:1;
vuint32_t CWEN72:1;
vuint32_t CWEN71:1;
vuint32_t CWEN70:1;
vuint32_t CWEN69:1;
vuint32_t CWEN68:1;
vuint32_t CWEN67:1;
vuint32_t CWEN66:1;
vuint32_t CWEN65:1;
vuint32_t CWEN64:1;
} B;
} CWENR2;
vuint8_t ADC1_reserved14[4]; /* Reserved 4 bytes (Base+0x02EC-0x02F0) */
union { /* ADC1 Watchdog out of range 0 (Base+0x02F0) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t AWORR_CH15:1;
vuint32_t AWORR_CH14:1;
vuint32_t AWORR_CH13:1;
vuint32_t AWORR_CH12:1;
vuint32_t AWORR_CH11:1;
vuint32_t AWORR_CH10:1;
vuint32_t AWORR_CH9:1;
vuint32_t AWORR_CH8:1;
vuint32_t AWORR_CH7:1;
vuint32_t AWORR_CH6:1;
vuint32_t AWORR_CH5:1;
vuint32_t AWORR_CH4:1;
vuint32_t AWORR_CH3:1;
vuint32_t AWORR_CH2:1;
vuint32_t AWORR_CH1:1;
vuint32_t AWORR_CH0:1;
} B;
} AWORR0;
union { /* ADC1 Watchdog out of range 1 (Base+0x02F4) */
vuint32_t R;
struct {
vuint32_t :19;
vuint32_t AWORR_CH44:1;
vuint32_t AWORR_CH43:1;
vuint32_t AWORR_CH42:1;
vuint32_t AWORR_CH41:1;
vuint32_t AWORR_CH40:1;
vuint32_t AWORR_CH39:1;
vuint32_t AWORR_CH38:1;
vuint32_t AWORR_CH37:1;
vuint32_t AWORR_CH36:1;
vuint32_t AWORR_CH35:1;
vuint32_t AWORR_CH34:1;
vuint32_t AWORR_CH33:1;
vuint32_t AWORR_CH32:1;
} B;
} AWORR1;
union { /* ADC1 Watchdog out of range 0 (Base+0x02F0) */
vuint32_t R;
struct {
vuint32_t AWORR_CH95:1;
vuint32_t AWORR_CH94:1;
vuint32_t AWORR_CH93:1;
vuint32_t AWORR_CH92:1;
vuint32_t AWORR_CH91:1;
vuint32_t AWORR_CH90:1;
vuint32_t AWORR_CH89:1;
vuint32_t AWORR_CH88:1;
vuint32_t AWORR_CH87:1;
vuint32_t AWORR_CH86:1;
vuint32_t AWORR_CH85:1;
vuint32_t AWORR_CH84:1;
vuint32_t AWORR_CH83:1;
vuint32_t AWORR_CH82:1;
vuint32_t AWORR_CH81:1;
vuint32_t AWORR_CH80:1;
vuint32_t AWORR_CH79:1;
vuint32_t AWORR_CH78:1;
vuint32_t AWORR_CH77:1;
vuint32_t AWORR_CH76:1;
vuint32_t AWORR_CH75:1;
vuint32_t AWORR_CH74:1;
vuint32_t AWORR_CH73:1;
vuint32_t AWORR_CH72:1;
vuint32_t AWORR_CH71:1;
vuint32_t AWORR_CH70:1;
vuint32_t AWORR_CH69:1;
vuint32_t AWORR_CH68:1;
vuint32_t AWORR_CH67:1;
vuint32_t AWORR_CH66:1;
vuint32_t AWORR_CH65:1;
vuint32_t AWORR_CH64:1;
} B;
} AWORR2;
vuint8_t ADC1_reserved15[8]; /* Reserved 8 bytes (Base+0x02F8-0x02FF) */
}; /* end of ADC1_tag */
/****************************************************************************/
/* MODULE : LINFLEX - non DMA master only */
/****************************************************************************/
struct LINFLEX_tag {
union { /* LINFLEX LIN Control 1 (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t CCD:1;
vuint32_t CFD:1;
vuint32_t LASE:1;
vuint32_t AWUM:1;
vuint32_t MBL:4;
vuint32_t BF:1;
vuint32_t SFTM:1;
vuint32_t LBKM:1;
vuint32_t MME:1;
vuint32_t SBDT:1;
vuint32_t RBLM:1;
vuint32_t SLEEP:1;
vuint32_t INIT:1;
} B;
} LINCR1;
union { /* LINFLEX LIN Interrupt Enable (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZIE:1;
vuint32_t OCIE:1;
vuint32_t BEIE:1;
vuint32_t CEIE:1;
vuint32_t HEIE:1;
vuint32_t :2;
vuint32_t FEIE:1;
vuint32_t BOIE:1;
vuint32_t LSIE:1;
vuint32_t WUIE:1;
vuint32_t DBFIE:1;
vuint32_t DBEIE:1;
vuint32_t DRIE:1;
vuint32_t DTIE:1;
vuint32_t HRIE:1;
} B;
} LINIER;
union { /* LINFLEX LIN Status (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t LINS:4;
vuint32_t:2;
vuint32_t RMB:1;
vuint32_t:1;
vuint32_t RBSY:1;
vuint32_t RPS:1;
vuint32_t WUF:1;
vuint32_t DBFF:1;
vuint32_t DBEF:1;
vuint32_t DRF:1;
vuint32_t DTF:1;
vuint32_t HRF:1;
} B;
} LINSR;
union { /* LINFLEX LIN Error Status (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZF:1;
vuint32_t OCF:1;
vuint32_t BEF:1;
vuint32_t CEF:1;
vuint32_t SFEF:1;
vuint32_t BDEF:1;
vuint32_t IDPEF:1;
vuint32_t FEF:1;
vuint32_t BOF:1;
vuint32_t:6;
vuint32_t NF:1;
} B;
} LINESR;
union { /* LINFLEX UART Mode Control (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t:1;
vuint32_t TDFL:2;
vuint32_t:1;
vuint32_t RDFL:2;
vuint32_t:4;
vuint32_t RXEN:1;
vuint32_t TXEN:1;
vuint32_t OP:1;
vuint32_t PCE:1;
vuint32_t WL:1;
vuint32_t UART:1;
} B;
} UARTCR;
union { /* LINFLEX UART Mode Status (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZF:1;
vuint32_t OCF:1;
vuint32_t PE:4; /*Can check all 4 RX'd bytes at once with array*/
vuint32_t RMB:1;
vuint32_t FEF:1;
vuint32_t BOF:1;
vuint32_t RPS:1;
vuint32_t WUF:1;
vuint32_t :1;
vuint32_t TO:1;
vuint32_t DRF:1;
vuint32_t DTF:1;
vuint32_t NF:1;
} B;
} UARTSR;
union { /* LINFLEX TimeOut Control Status ((Base+0x0018)*/
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t:5;
vuint32_t LTOM:1;
vuint32_t IOT:1;
vuint32_t TOCE:1;
vuint32_t CNT:8;
} B;
} LINTCSR;
union { /* LINFLEX LIN Output Compare (Base+0x001C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t OC2:8;
vuint32_t OC1:8;
} B;
} LINOCR;
union { /* LINFLEX LIN Timeout Control (Base+0x0020) */
vuint32_t R;
struct {
vuint32_t :20;
vuint32_t RTO:4;
vuint32_t:1;
vuint32_t HTO:7;
} B;
} LINTOCR;
union { /* LINFLEX LIN Fractional Baud Rate (+0x0024) */
vuint32_t R;
struct {
vuint32_t:28;
vuint32_t DIV_F:4;
} B;
} LINFBRR;
union { /* LINFLEX LIN Integer Baud Rate (Base+0x0028) */
vuint32_t R;
struct {
vuint32_t:12;
vuint32_t DIV_M:20;
} B;
} LINIBRR;
union { /* LINFLEX LIN Checksum Field (Base+0x002C) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t CF:8;
} B;
} LINCFR;
union { /* LINFLEX LIN Control 2 (Base+0x0030) */
vuint32_t R;
struct {
vuint32_t:17;
vuint32_t IOBE:1;
vuint32_t IOPE:1;
vuint32_t WURQ:1;
vuint32_t DDRQ:1;
vuint32_t DTRQ:1;
vuint32_t ABRQ:1;
vuint32_t HTRQ:1;
vuint32_t:8;
} B;
} LINCR2;
union { /* LINFLEX Buffer Identifier (Base+0x0034) */
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DFL:6;
vuint32_t DIR:1;
vuint32_t CCS:1;
vuint32_t:2;
vuint32_t ID:6;
} B;
} BIDR;
union { /* LINFLEX Buffer Data LSB (Base+0x0038) */
vuint32_t R;
struct {
vuint32_t DATA3:8;
vuint32_t DATA2:8;
vuint32_t DATA1:8;
vuint32_t DATA0:8;
} B;
} BDRL;
union { /* LINFLEX Buffer Data MSB (Base+0x003C */
vuint32_t R;
struct {
vuint32_t DATA7:8;
vuint32_t DATA6:8;
vuint32_t DATA5:8;
vuint32_t DATA4:8;
} B;
} BDRM;
union { /* LINFLEX Identifier Filter Enable (+0x0040) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t FACT:8;
} B;
} IFER;
union { /* LINFLEX Identifier Filter Match Index (+0x0044)*/
vuint32_t R;
struct {
vuint32_t:28;
vuint32_t IFMI:4;
} B;
} IFMI;
union { /* LINFLEX Identifier Filter Mode (Base+0x0048) */
vuint32_t R;
struct {
vuint32_t:27;
vuint32_t IFM:5;
} B;
} IFMR;
union { /* LINFLEX Identifier Filter Control 0..15 (+0x004C-0x0088)*/
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t:3; /* for LINflexD no reseve here*/
vuint32_t DFL:3; /* Linflex D - this field is 6 bits (0 and 1), Linflex - this field is 3 bits (2-9 B1.5M) (2-7 B1M) */
vuint32_t DIR:1;
vuint32_t CCS:1;
vuint32_t:2;
vuint32_t ID:6;
} B;
} IFCR[16];
}; /* end of LINFLEX_tag */
/****************************************************************************/
/* MODULE : LINFLEXD0 Master/Slave DMA Enabled */
/****************************************************************************/
struct LINFLEXD0_tag {
union { /* LINFLEX LIN Control 1 (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t CCD:1;
vuint32_t CFD:1;
vuint32_t LASE:1;
vuint32_t AWUM:1;
vuint32_t MBL:4;
vuint32_t BF:1;
vuint32_t SFTM:1;
vuint32_t LBKM:1;
vuint32_t MME:1;
vuint32_t SBDT:1;
vuint32_t RBLM:1;
vuint32_t SLEEP:1;
vuint32_t INIT:1;
} B;
} LINCR1;
union { /* LINFLEX LIN Interrupt Enable (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZIE:1;
vuint32_t OCIE:1;
vuint32_t BEIE:1;
vuint32_t CEIE:1;
vuint32_t HEIE:1;
vuint32_t :2;
vuint32_t FEIE:1;
vuint32_t BOIE:1;
vuint32_t LSIE:1;
vuint32_t WUIE:1;
vuint32_t DBFIE:1;
vuint32_t DBEIE:1;
vuint32_t DRIE:1;
vuint32_t DTIE:1;
vuint32_t HRIE:1;
} B;
} LINIER;
union { /* LINFLEX LIN Status (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t LINS:4;
vuint32_t:2;
vuint32_t RMB:1;
vuint32_t:1;
vuint32_t RBSY:1;
vuint32_t RPS:1;
vuint32_t WUF:1;
vuint32_t DBFF:1;
vuint32_t DBEF:1;
vuint32_t DRF:1;
vuint32_t DTF:1;
vuint32_t HRF:1;
} B;
} LINSR;
union { /* LINFLEX LIN Error Status (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZF:1;
vuint32_t OCF:1;
vuint32_t BEF:1;
vuint32_t CEF:1;
vuint32_t SFEF:1;
vuint32_t BDEF:1;
vuint32_t IDPEF:1;
vuint32_t FEF:1;
vuint32_t BOF:1;
vuint32_t:6;
vuint32_t NF:1;
} B;
} LINESR;
union { /* LINFLEX UART Mode Control (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t TDFLTFC:3;
vuint32_t RDFLTFC:3;
vuint32_t RFBM:1;
vuint32_t TFBM:1;
vuint32_t WL1:1;
vuint32_t PC1:1;
vuint32_t RXEN:1;
vuint32_t TXEN:1;
vuint32_t PC0:1;
vuint32_t PCE:1;
vuint32_t WL0:1;
vuint32_t UART:1;
} B;
} UARTCR;
union { /* LINFLEX UART Mode Status (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZF:1;
vuint32_t OCF:1;
vuint32_t PE:4; /*Can check all 4 RX'd bytes at once with array*/
vuint32_t RMB:1;
vuint32_t FEF:1;
vuint32_t BOF:1;
vuint32_t RPS:1;
vuint32_t WUF:1;
vuint32_t :1;
vuint32_t TO:1;
vuint32_t DRF:1;
vuint32_t DTF:1;
vuint32_t NF:1;
} B;
} UARTSR;
union { /* LINFLEX TimeOut Control Status ((Base+0x0018)*/
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t:5;
vuint32_t LTOM:1;
vuint32_t IOT:1;
vuint32_t TOCE:1;
vuint32_t CNT:8;
} B;
} LINTCSR;
union { /* LINFLEX LIN Output Compare (Base+0x001C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t OC2:8;
vuint32_t OC1:8;
} B;
} LINOCR;
union { /* LINFLEX LIN Timeout Control (Base+0x0020) */
vuint32_t R;
struct {
vuint32_t :20;
vuint32_t RTO:4;
vuint32_t:1;
vuint32_t HTO:7;
} B;
} LINTOCR;
union { /* LINFLEX LIN Fractional Baud Rate (+0x0024) */
vuint32_t R;
struct {
vuint32_t:28;
vuint32_t DIV_F:4;
} B;
} LINFBRR;
union { /* LINFLEX LIN Integer Baud Rate (Base+0x0028) */
vuint32_t R;
struct {
vuint32_t:12;
vuint32_t DIV_M:20;
} B;
} LINIBRR;
union { /* LINFLEX LIN Checksum Field (Base+0x002C) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t CF:8;
} B;
} LINCFR;
union { /* LINFLEX LIN Control 2 (Base+0x0030) */
vuint32_t R;
struct {
vuint32_t:17;
vuint32_t IOBE:1;
vuint32_t IOPE:1;
vuint32_t WURQ:1;
vuint32_t DDRQ:1;
vuint32_t DTRQ:1;
vuint32_t ABRQ:1;
vuint32_t HTRQ:1;
vuint32_t:8;
} B;
} LINCR2;
union { /* LINFLEX Buffer Identifier (Base+0x0034) */
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DFL:6;
vuint32_t DIR:1;
vuint32_t CCS:1;
vuint32_t:2;
vuint32_t ID:6;
} B;
} BIDR;
union { /* LINFLEX Buffer Data LSB (Base+0x0038) */
vuint32_t R;
struct {
vuint32_t DATA3:8;
vuint32_t DATA2:8;
vuint32_t DATA1:8;
vuint32_t DATA0:8;
} B;
} BDRL;
union { /* LINFLEX Buffer Data MSB (Base+0x003C */
vuint32_t R;
struct {
vuint32_t DATA7:8;
vuint32_t DATA6:8;
vuint32_t DATA5:8;
vuint32_t DATA4:8;
} B;
} BDRM;
union { /* LINFLEX Identifier Filter Enable (+0x0040) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t FACT:8;
} B;
} IFER;
union { /* LINFLEX Identifier Filter Match Index (+0x0044)*/
vuint32_t R;
struct {
vuint32_t:27;
vuint32_t IFMI:5;
} B;
} IFMI;
union { /* LINFLEX Identifier Filter Mode (Base+0x0048) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t IFM:8;
} B;
} IFMR;
union { /* LINFLEX Identifier Filter Control 0..15 (+0x004C-0x0088)*/
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DFL:6;
vuint32_t DIR:1;
vuint32_t CCS:1;
vuint32_t:2;
vuint32_t ID:6;
} B;
} IFCR[16];
union { /* LINFLEX Global Counter (+0x008C) */
vuint32_t R;
struct {
vuint32_t:26;
vuint32_t TDFBM:1;
vuint32_t RDFBM:1;
vuint32_t TDLIS:1;
vuint32_t RDLIS:1;
vuint32_t STOP:1;
vuint32_t SR:1;
} B;
} GCR;
union { /* LINFLEX UART preset timeout (+0x0090) */
vuint32_t R;
struct {
vuint32_t:20;
vuint32_t PTO:12;
} B;
} UARTPTO;
union { /* LINFLEX UART current timeout (+0x0094) */
vuint32_t R;
struct {
vuint32_t:20;
vuint32_t CTO:12;
} B;
} UARTCTO;
union { /* LINFLEX DMA Tx Enable (+0x0098) */
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DTE15:1;
vuint32_t DTE14:1;
vuint32_t DTE13:1;
vuint32_t DTE12:1;
vuint32_t DTE11:1;
vuint32_t DTE10:1;
vuint32_t DTE9:1;
vuint32_t DTE8:1;
vuint32_t DTE7:1;
vuint32_t DTE6:1;
vuint32_t DTE5:1;
vuint32_t DTE4:1;
vuint32_t DTE3:1;
vuint32_t DTE2:1;
vuint32_t DTE1:1;
vuint32_t DTE0:1;
} B;
} DMATXE;
union { /* LINFLEX DMA RX Enable (+0x009C) */
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DRE15:1;
vuint32_t DRE14:1;
vuint32_t DRE13:1;
vuint32_t DRE12:1;
vuint32_t DRE11:1;
vuint32_t DRE10:1;
vuint32_t DRE9:1;
vuint32_t DRE8:1;
vuint32_t DRE7:1;
vuint32_t DRE6:1;
vuint32_t DRE5:1;
vuint32_t DRE4:1;
vuint32_t DRE3:1;
vuint32_t DRE2:1;
vuint32_t DRE1:1;
vuint32_t DRE0:1;
} B;
} DMARXE;
}; /* end of LINFLEXD0_tag */
/****************************************************************************/
/* MODULE : LINFLEXD1 Master only DMA enable */
/****************************************************************************/
struct LINFLEXD1_tag {
union { /* LINFLEX LIN Control 1 (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t CCD:1;
vuint32_t CFD:1;
vuint32_t LASE:1;
vuint32_t AWUM:1;
vuint32_t MBL:4;
vuint32_t BF:1;
vuint32_t SFTM:1;
vuint32_t LBKM:1;
vuint32_t MME:1;
vuint32_t SBDT:1;
vuint32_t RBLM:1;
vuint32_t SLEEP:1;
vuint32_t INIT:1;
} B;
} LINCR1;
union { /* LINFLEX LIN Interrupt Enable (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZIE:1;
vuint32_t OCIE:1;
vuint32_t BEIE:1;
vuint32_t CEIE:1;
vuint32_t HEIE:1;
vuint32_t :2;
vuint32_t FEIE:1;
vuint32_t BOIE:1;
vuint32_t LSIE:1;
vuint32_t WUIE:1;
vuint32_t DBFIE:1;
vuint32_t DBEIE:1;
vuint32_t DRIE:1;
vuint32_t DTIE:1;
vuint32_t HRIE:1;
} B;
} LINIER;
union { /* LINFLEX LIN Status (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t LINS:4;
vuint32_t:2;
vuint32_t RMB:1;
vuint32_t:1;
vuint32_t RBSY:1;
vuint32_t RPS:1;
vuint32_t WUF:1;
vuint32_t DBFF:1;
vuint32_t DBEF:1;
vuint32_t DRF:1;
vuint32_t DTF:1;
vuint32_t HRF:1;
} B;
} LINSR;
union { /* LINFLEX LIN Error Status (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZF:1;
vuint32_t OCF:1;
vuint32_t BEF:1;
vuint32_t CEF:1;
vuint32_t SFEF:1;
vuint32_t BDEF:1;
vuint32_t IDPEF:1;
vuint32_t FEF:1;
vuint32_t BOF:1;
vuint32_t:6;
vuint32_t NF:1;
} B;
} LINESR;
union { /* LINFLEX UART Mode Control (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t TDFLTFC:3;
vuint32_t RDFLTFC:3;
vuint32_t RFBM:1;
vuint32_t TFBM:1;
vuint32_t WL1:1;
vuint32_t PC1:1;
vuint32_t RXEN:1;
vuint32_t TXEN:1;
vuint32_t PC0:1;
vuint32_t PCE:1;
vuint32_t WL0:1;
vuint32_t UART:1;
} B;
} UARTCR;
union { /* LINFLEX UART Mode Status (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t SZF:1;
vuint32_t OCF:1;
vuint32_t PE:4; /*Can check all 4 RX'd bytes at once with array*/
vuint32_t RMB:1;
vuint32_t FEF:1;
vuint32_t BOF:1;
vuint32_t RPS:1;
vuint32_t WUF:1;
vuint32_t:2;
vuint32_t DRF:1;
vuint32_t DTF:1;
vuint32_t NF:1;
} B;
} UARTSR;
union { /* LINFLEX TimeOut Control Status ((Base+0x0018)*/
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t:5;
vuint32_t LTOM:1;
vuint32_t IOT:1;
vuint32_t TOCE:1;
vuint32_t CNT:8;
} B;
} LINTCSR;
union { /* LINFLEX LIN Output Compare (Base+0x001C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t OC2:8;
vuint32_t OC1:8;
} B;
} LINOCR;
union { /* LINFLEX LIN Timeout Control (Base+0x0020) */
vuint32_t R;
struct {
vuint32_t :20;
vuint32_t RTO:4;
vuint32_t:1;
vuint32_t HTO:7;
} B;
} LINTOCR;
union { /* LINFLEX LIN Fractional Baud Rate (+0x0024) */
vuint32_t R;
struct {
vuint32_t:28;
vuint32_t DIV_F:4;
} B;
} LINFBRR;
union { /* LINFLEX LIN Integer Baud Rate (Base+0x0028) */
vuint32_t R;
struct {
vuint32_t:12;
vuint32_t DIV_M:20;
} B;
} LINIBRR;
union { /* LINFLEX LIN Checksum Field (Base+0x002C) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t CF:8;
} B;
} LINCFR;
union { /* LINFLEX LIN Control 2 (Base+0x0030) */
vuint32_t R;
struct {
vuint32_t:17;
vuint32_t IOBE:1;
vuint32_t IOPE:1;
vuint32_t WURQ:1;
vuint32_t DDRQ:1;
vuint32_t DTRQ:1;
vuint32_t ABRQ:1;
vuint32_t HTRQ:1;
vuint32_t:8;
} B;
} LINCR2;
union { /* LINFLEX Buffer Identifier (Base+0x0034) */
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DFL:6;
vuint32_t DIR:1;
vuint32_t CCS:1;
vuint32_t:2;
vuint32_t ID:6;
} B;
} BIDR;
union { /* LINFLEX Buffer Data LSB (Base+0x0038) */
vuint32_t R;
struct {
vuint32_t DATA3:8;
vuint32_t DATA2:8;
vuint32_t DATA1:8;
vuint32_t DATA0:8;
} B;
} BDRL;
union { /* LINFLEX Buffer Data MSB (Base+0x003C */
vuint32_t R;
struct {
vuint32_t DATA7:8;
vuint32_t DATA6:8;
vuint32_t DATA5:8;
vuint32_t DATA4:8;
} B;
} BDRM;
union { /* LINFLEX Identifier Filter Enable (+0x0040) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t FACT:8;
} B;
} IFER;
union { /* LINFLEX Identifier Filter Match Index (+0x0044)*/
vuint32_t R;
struct {
vuint32_t:27;
vuint32_t IFMI:5;
} B;
} IFMI;
union { /* LINFLEX Identifier Filter Mode (Base+0x0048) */
vuint32_t R;
struct {
vuint32_t:24;
vuint32_t IFM:8;
} B;
} IFMR;
/* No IFCR registers on LinFlexD_1 */
union { /* LINFLEX Global Counter (+0x004C) */
vuint32_t R;
struct {
vuint32_t:26;
vuint32_t TDFBM:1;
vuint32_t RDFBM:1;
vuint32_t TDLIS:1;
vuint32_t RDLIS:1;
vuint32_t STOP:1;
vuint32_t SR:1;
} B;
} GCR;
union { /* LINFLEX UART preset timeout (+0x0050) */
vuint32_t R;
struct {
vuint32_t:20;
vuint32_t PTO:12;
} B;
} UARTPTO;
union { /* LINFLEX UART current timeout (+0x0054) */
vuint32_t R;
struct {
vuint32_t:20;
vuint32_t CTO:12;
} B;
} UARTCTO;
union { /* LINFLEX DMA Tx Enable (+0x0058) */
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DTE15:1;
vuint32_t DTE14:1;
vuint32_t DTE13:1;
vuint32_t DTE12:1;
vuint32_t DTE11:1;
vuint32_t DTE10:1;
vuint32_t DTE9:1;
vuint32_t DTE8:1;
vuint32_t DTE7:1;
vuint32_t DTE6:1;
vuint32_t DTE5:1;
vuint32_t DTE4:1;
vuint32_t DTE3:1;
vuint32_t DTE2:1;
vuint32_t DTE1:1;
vuint32_t DTE0:1;
} B;
} DMATXE;
union { /* LINFLEX DMA RX Enable (+0x005C) */
vuint32_t R;
struct {
vuint32_t:16;
vuint32_t DRE15:1;
vuint32_t DRE14:1;
vuint32_t DRE13:1;
vuint32_t DRE12:1;
vuint32_t DRE11:1;
vuint32_t DRE10:1;
vuint32_t DRE9:1;
vuint32_t DRE8:1;
vuint32_t DRE7:1;
vuint32_t DRE6:1;
vuint32_t DRE5:1;
vuint32_t DRE4:1;
vuint32_t DRE3:1;
vuint32_t DRE2:1;
vuint32_t DRE1:1;
vuint32_t DRE0:1;
} B;
} DMARXE;
}; /* end of LINFLEXD1_tag */
/****************************************************************************/
/* MODULE : CTU Lite(base address - 0xFFE6_4000) */
/****************************************************************************/
struct CTU_tag{
vuint8_t CTU_reserved[48]; /* Reserved 48 bytes (Base+0x0000-0x002F) */
union { /* Event Config 0..63 (Base+0x0030-0x012C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t TM:1;
vuint32_t CLR_FLAG:1;
vuint32_t :5;
vuint32_t ADC_SEL:1;
vuint32_t :1;
vuint32_t CHANNEL_VALUE:7;
} B;
} EVTCFGR[64];
}; /* end of CTU_tag */
/****************************************************************************/
/* MODULE : MPU (base address - 0xFFF1_0000) */
/****************************************************************************/
struct MPU_tag {
union { /* Control/Error Status (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t SPERR:3;
vuint32_t:9;
vuint32_t HRL:4;
vuint32_t NSP:4;
vuint32_t NGRD:4;
vuint32_t :7;
vuint32_t VLD:1;
} B;
} CESR;
vuint8_t MPU_reserved0[12]; /* Reserved 12 Bytes (Base+0x0004-0x000F) */
union { /* Error Address Slave Port0 (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t EADDR:32;
} B;
} EAR0;
union { /* Error Detail Slave Port0 (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t EACD:8;
vuint32_t:8;
vuint32_t EPID:8;
vuint32_t EMN:4;
vuint32_t EATTR:3;
vuint32_t ERW:1;
} B;
} EDR0;
union { /* Error Address Slave Port1 (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t EADDR:32;
} B;
} EAR1;
union { /* Error Detail Slave Port1 (Base+0x001C) */
vuint32_t R;
struct {
vuint32_t EACD:8;
vuint32_t:8;
vuint32_t EPID:8;
vuint32_t EMN:4;
vuint32_t EATTR:3;
vuint32_t ERW:1;
} B;
} EDR1;
union { /* Error Address Slave Port2 (Base+0x0020) */
vuint32_t R;
struct {
vuint32_t EADDR:32;
} B;
} EAR2;
union { /* Error Detail Slave Port2 (Base+0x0024) */
vuint32_t R;
struct {
vuint32_t EACD:8;
vuint32_t:8;
vuint32_t EPID:8;
vuint32_t EMN:4;
vuint32_t EATTR:3;
vuint32_t ERW:1;
} B;
} EDR2;
vuint8_t MPU_reserved1[984]; /* Reserved 984 Bytes (Base+0x0028-0x03FF) */
struct { /* Region Descriptor 0..15 (Base+0x0400-0x0470) */
union { /* - Word 0 */
vuint32_t R;
struct {
vuint32_t SRTADDR:27;
vuint32_t :5;
} B;
} WORD0;
union { /* - Word 1 */
vuint32_t R;
struct {
vuint32_t ENDADDR:27;
vuint32_t :5;
} B;
} WORD1;
union { /* - Word 2 */
vuint32_t R;
struct {
vuint32_t M7RE:1;
vuint32_t M7WE:1;
vuint32_t M6RE:1;
vuint32_t M6WE:1;
vuint32_t M5RE:1;
vuint32_t M5WE:1;
vuint32_t M4RE:1;
vuint32_t M4WE:1;
vuint32_t M3PE:1;
vuint32_t M3SM:2;
vuint32_t M3UM:3;
vuint32_t M2PE:1;
vuint32_t M2SM:2;
vuint32_t M2UM:2;
vuint32_t :7;
vuint32_t M0PE:1;
vuint32_t M0SM:2;
vuint32_t M0UM:3;
} B;
} WORD2;
union { /* - Word 3 */
vuint32_t R;
struct {
vuint32_t PID:8;
vuint32_t PIDMASK:8;
vuint32_t :15;
vuint32_t VLD:1;
} B;
} WORD3;
}RGD[8]; /* End of Region Descriptor Structure) */
vuint8_t MPU_reserved2[896]; /* Reserved 896 Bytes (Base+0x0480-0x07FF) */
union { /* Region Descriptor Alt 0..15 (0x0800-0x081C) */
vuint32_t R;
struct {
vuint32_t M7RE:1;
vuint32_t M7WE:1;
vuint32_t M6RE:1;
vuint32_t M6WE:1;
vuint32_t M5RE:1;
vuint32_t M5WE:1;
vuint32_t M4RE:1;
vuint32_t M4WE:1;
vuint32_t M3PE:1;
vuint32_t M3SM:2;
vuint32_t M3UM:3;
vuint32_t M2PE:1;
vuint32_t M2SM:2;
vuint32_t M2UM:2;
vuint32_t :7;
vuint32_t M0PE:1;
vuint32_t M0SM:2;
vuint32_t M0UM:3;
} B;
} RGDAAC[8];
vuint8_t MPU_reserved3[14304]; /* Reserved 14304 Bytes (+0x0820-0x03FFF) */
}; /* end of MPU_tag */
/****************************************************************************/
/* MODULE : SWT */
/****************************************************************************/
struct SWT_tag{
union { /* SWT Control (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t MAP0:1;
vuint32_t MAP1:1;
vuint32_t MAP2:1;
vuint32_t MAP3:1;
vuint32_t MAP4:1;
vuint32_t MAP5:1;
vuint32_t MAP6:1;
vuint32_t MAP7:1;
vuint32_t :14;
vuint32_t KEY:1;
vuint32_t RIA:1;
vuint32_t WND:1;
vuint32_t ITR:1;
vuint32_t HLK:1;
vuint32_t SLK:1;
vuint32_t CSL:1;
vuint32_t STP:1;
vuint32_t FRZ:1;
vuint32_t WEN:1;
} B;
} CR;
union { /* SWT Interrupt (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t :31;
vuint32_t TIF:1;
} B;
} IR;
union { /* SWT Time-Out (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t WTO:32;
} B;
} TO;
union { /* SWT Window (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t WST:32;
} B;
} WN;
union { /* SWT Service (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t WSC:16;
} B;
} SR;
union { /* SWT Counter Output (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t CNT:32;
} B;
} CO;
}; /* end of SWT_tag */
/****************************************************************************/
/* MODULE : STM */
/****************************************************************************/
struct STM_CHANNEL_tag{
union { /* STM Channel Control 0..3 */
vuint32_t R;
struct {
vuint32_t :31;
vuint32_t CEN:1;
} B;
} CCR;
union { /* STM Channel Interrupt 0..3 */
vuint32_t R;
struct {
vuint32_t :31;
vuint32_t CIF:1;
} B;
} CIR;
union { /* STM Channel Compare 0..3 */
vuint32_t R;
struct {
vuint32_t CMP:32;
} B;
} CMP;
vuint8_t STM_CHANNEL_reserved0[4]; /* Reserved 4 bytes between ch reg's */
}; /* end of STM_CHANNEL_tag */
struct STM_tag{
union { /* STM Control (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t CPS:8;
vuint32_t :6;
vuint32_t FRZ:1;
vuint32_t TEN:1;
} B;
} CR;
union { /* STM Count (Base+0x0004) */
vuint32_t R;
} CNT;
vuint8_t STM_reserved1[8]; /* Reserved 8 bytes (Base+0x0008-0x000F) */
struct STM_CHANNEL_tag CH[4]; /*STM Channels 0..3 (Base+0x0010-0x0048) */
}; /* end of STM_tag */
/****************************************************************************/
/* MODULE : ECSM */
/****************************************************************************/
struct ECSM_tag{
union { /* ECSM Processor Core Type (Base+0x0000) */
vuint16_t R;
} PCT;
union { /* ECSM Revision (Base+0x0002) */
vuint16_t R;
} REV;
vuint8_t ECSM_reserved0[4]; /* Reserved 4 bytes (Base+0x0004-0x0007) */
union { /* ECSM IPS Module Configuration (Base+0x0008) */
vuint32_t R;
} IMC;
vuint8_t ECSM_reserved1[7]; /* Reserved 7 bytes (Base+0x000C-0x0012) */
union { /* ECSM Miscellaneous Wakeup Control (+0x0013) */
vuint8_t R;
struct {
vuint8_t ENBWCR:1;
vuint8_t :3;
vuint8_t PRILVL:4;
} B;
} MWCR;
vuint8_t ECSM_reserved2[11]; /* Reserved 11 bytes (Base+0x0014-0x001E) */
union { /* ECSM Miscellaneous Interrupt (Base+0x001F) */
vuint8_t R;
struct {
vuint8_t FB0AI:1;
vuint8_t FB0SI:1;
vuint8_t FB1AI:1;
vuint8_t FB1SI:1;
vuint8_t :4;
} B;
} MIR;
vuint8_t ECSM_reserved3[4]; /* Reserved 4 bytes (Base+0x0020-0x0023) */
union { /*ECSM Miscellaneous User-Defined Control (+0x0024)*/
vuint32_t R;
} MUDCR; /* ECSM Miscellaneous User-Defined Control Register */
vuint8_t ECSM_reserved4[27]; /* Reserved 27 bytes (Base+0x0028-0x0042) */
union { /* ECSM ECC Configuration (Base+0x0043) */
vuint8_t R;
struct {
vuint8_t :2;
vuint8_t ER1BR:1;
vuint8_t EF1BR:1;
vuint8_t :2;
vuint8_t ERNCR:1;
vuint8_t EFNCR:1;
} B;
} ECR;
vuint8_t ECSM_reserved5[3]; /* Reserved 3 bytes (Base+0x0044-0x0046) */
union { /* ECSM ECC Status (Base+0x0047) */
vuint8_t R;
struct {
vuint8_t :2;
vuint8_t R1BC:1;
vuint8_t F1BC:1;
vuint8_t :2;
vuint8_t RNCE:1;
vuint8_t FNCE:1;
} B;
} ESR;
vuint8_t ECSM_reserved6[2]; /* Reserved 2 bytes (Base+0x0048-0x0049) */
union { /* ECSM ECC Error Generation (Base+0x004A) */
vuint16_t R;
struct {
vuint16_t :2;
vuint16_t FRC1BI:1;
vuint16_t FR11BI:1;
vuint16_t :2;
vuint16_t FRCNCI:1;
vuint16_t FR1NCI:1;
vuint16_t :1;
vuint16_t ERRBIT:7;
} B;
} EEGR;
vuint8_t ECSM_reserved7[4]; /* Reserved 4 bytes (Base+0x004C-0x004F) */
union { /* ECSM Flash ECC Address(Base+0x0050) */
vuint32_t R;
} FEAR;
vuint8_t ECSM_reserved8[2]; /* Reserved 2 bytes (Base+0x0054-0x0055) */
union { /* ECSM Flash ECC Master Number (Base+0x0056) */
vuint8_t R;
struct {
vuint8_t :4;
vuint8_t FEMR:4;
} B;
} FEMR;
union { /* ECSM Flash ECC Attributes (Base+0x0057) */
vuint8_t R;
struct {
vuint8_t WRITE:1;
vuint8_t SIZE:3;
vuint8_t PROTECTION:4;
} B;
} FEAT;
vuint8_t ECSM_reserved9[4]; /* Reserved 4 bytes (Base+0x0058-0x005B) */
union { /* ECSM Flash ECC Data (Base+0x005C) */
vuint32_t R;
} FEDR;
union { /* ECSM RAM ECC Address (Base+0x0060) */
vuint32_t R;
} REAR;
vuint8_t ECSM_reserved10[1]; /* Reserved 1 bytes (Base+0x0064) */
union { /* ECSM RAM ECC Address (Base+0x0065) */
vuint8_t R;
} RESR;
union { /* ECSM RAM ECC Master Number (Base+0x0066) */
vuint8_t R;
struct {
vuint8_t :4;
vuint8_t REMR:4;
} B;
} REMR;
union { /* ECSM RAM ECC Attributes (Base+0x0067) */
vuint8_t R;
struct {
vuint8_t WRITE:1;
vuint8_t SIZE:3;
vuint8_t PROTECTION:4;
} B;
} REAT;
vuint8_t ECSM_reserved11[4]; /* Reserved 4 bytes (Base+0x0068-0x006B) */
union { /* ECSM RAM ECC Data (Base+0x006C) */
vuint32_t R;
} REDR;
}; /* end of ECSM_tag */
/****************************************************************************/
/* MODULE : eDMA (base address - 0xFFF4_4000) */
/****************************************************************************/
/* There are 4 different TCD structures which should be used based on */
/* how the DMA is configured as below. CAUTION - Do not mix TCD's */
/* */
/* Channel Linking Minor Loop Mapping Addressing TCD */
/* OFF OFF XBAR.TCD[x] */
/* OFF ON XBAR.ML_TCD[x] */
/* ON OFF XBAR.CL_TCD[X] */
/* ON ON XBAR.MLCL_TCD[X] */
/* */
/*for "standard" format TCD (when EDMA.TCD[x].CITERE_LINK==BITERE_LINK=0) */
/* (1) - Standard TCD (Channel Linking OFF, Minor Loop mapping OFF */
struct EDMA_TCD_STD_tag {
vuint32_t SADDR; /* Source address */
vuint16_t SMOD:5; /* Source address modulo */
vuint16_t SSIZE:3; /* Source data transfer size */
vuint16_t DMOD:5; /* Destination address modulo */
vuint16_t DSIZE:3; /* Destination data transfer size */
vint16_t SOFF; /* Source address signed offset */
vuint32_t NBYTES; /* Inner "minor" byte transfer count */
vint32_t SLAST; /* Last source address adjustment */
vuint32_t DADDR; /* Destination address */
vuint16_t CITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t CITER:15; /* Current Major iteration count */
vint16_t DOFF; /* Destination address signed offset */
vint32_t DLAST_SGA; /* Last desitination address adjustment */
vuint16_t BITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t BITER:15; /* Starting major iteration count */
vuint16_t BWC:2; /* Bandwidth & Priority Elevation control */
vuint16_t MAJORLINKCH:6; /* Link channel number */
vuint16_t DONE:1; /* Channel done */
vuint16_t ACTIVE:1; /* Channel active */
vuint16_t MAJORE_LINK:1; /* Enable ch-to-ch link on major complete */
vuint16_t E_SG:1; /* Enable scatter/gather processing */
vuint16_t D_REQ:1; /* Disable hardware request (ERQRL bit) */
vuint16_t INT_HALF:1; /* interrupt on Major loop half complete */
vuint16_t INT_MAJ:1; /* interrupt on major loop complete */
vuint16_t START:1; /* Chanel start */
}; /* End of Standard TCD tag */
/* (2) - ML_TCD (Channel Linking OFF, Minor Loop mapping Enabled */
/* (EMLM = 1) */
struct EDMA_TCD_MLMIRROR_tag {
vuint32_t SADDR; /* Source address */
vuint16_t SMOD:5; /* Source address modulo */
vuint16_t SSIZE:3; /* Source data transfer size */
vuint16_t DMOD:5; /* Destination address modulo */
vuint16_t DSIZE:3; /* Destination data transfer size */
vint16_t SOFF; /* Source address signed offset */
vuint32_t SMLOE:1; /* Source minor loop offset enabled */
vuint32_t DMLOE:1; /* Destination minor loop offset enable */
vuint32_t MLOFF:20; /* Minor loop offset */
vuint32_t NBYTES:10; /* Inner "minor" byte transfer count */
vint32_t SLAST; /* Last source address adjustment */
vuint32_t DADDR; /* Destination address */
vuint16_t CITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t CITER:15; /* Current Major iteration count */
vint16_t DOFF; /* Destination address signed offset */
vint32_t DLAST_SGA; /* Last desitination address adjustment */
vuint16_t BITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t BITER:15; /* Starting major iteration count */
vuint16_t BWC:2; /* Bandwidth & Priority Elevation control */
vuint16_t MAJORLINKCH:6; /* Link channel number */
vuint16_t DONE:1; /* Channel done */
vuint16_t ACTIVE:1; /* Channel active */
vuint16_t MAJORE_LINK:1; /* Enable ch-to-ch link on major complete */
vuint16_t E_SG:1; /* Enable scatter/gather processing */
vuint16_t D_REQ:1; /* Disable hardware request (ERQRL bit) */
vuint16_t INT_HALF:1; /* interrupt on Major loop half complete */
vuint16_t INT_MAJ:1; /* interrupt on major loop complete */
vuint16_t START:1; /* Chanel start */
}; /* End of EDMA_TCD_MLMIRROR_tag */
/*for "channel link" format TCD (when EDMA.TCD[x].CITERE_LINK==BITERE_LINK=1)*/
/* (3) - CL_TCD (Channel Linking Enabled, Minor Loop mapping OFF */
/* (CITERE_LINK = BITERE_LINK = 1) */
struct EDMA_TCD_CHLINK_tag {
vuint32_t SADDR; /* Source address */
vuint16_t SMOD:5; /* Source address modulo */
vuint16_t SSIZE:3; /* Source data transfer size */
vuint16_t DMOD:5; /* Destination address modulo */
vuint16_t DSIZE:3; /* Destination data transfer size */
vint16_t SOFF; /* Source address signed offset */
vuint32_t NBYTES; /* Inner "minor" byte transfer count */
vint32_t SLAST; /* Last source address adjustment */
vuint32_t DADDR; /* Destination address */
vuint16_t CITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t CITERLINKCH:6; /* Link channel number */
vuint16_t CITER:9; /* Current Major iteration count */
vint16_t DOFF; /* Destination address signed offset */
vint32_t DLAST_SGA; /* Last desitination address adjustment */
vuint16_t BITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t BITERLINKCH:6; /* Link channel number */
vuint16_t BITER:9; /* Starting Major iteration count */
vuint16_t BWC:2; /* Bandwidth & Priority Elevation control */
vuint16_t MAJORLINKCH:6; /* Link channel number */
vuint16_t DONE:1; /* Channel done */
vuint16_t ACTIVE:1; /* Channel active */
vuint16_t MAJORE_LINK:1; /* Enable ch-to-ch link on major complete */
vuint16_t E_SG:1; /* Enable scatter/gather processing */
vuint16_t D_REQ:1; /* Disable hardware request (ERQRL bit) */
vuint16_t INT_HALF:1; /* interrupt on Major loop half complete */
vuint16_t INT_MAJ:1; /* interrupt on major loop complete */
vuint16_t START:1; /* Chanel start */
}; /* end of EDMA_TCD_CHLINK_tag */
/* (4) - CL_TCD (Channel Linking Enabled, Minor Loop mapping Enabled */
/* (CITERE_LINK = BITERE_LINK = 1, EMLM = 1) */
struct EDMA_TCD_MLMIRROR_CHLINK_tag {
vuint32_t SADDR; /* Source address */
vuint16_t SMOD:5; /* Source address modulo */
vuint16_t SSIZE:3; /* Source data transfer size */
vuint16_t DMOD:5; /* Destination address modulo */
vuint16_t DSIZE:3; /* Destination data transfer size */
vint16_t SOFF; /* Source address signed offset */
vuint32_t SMLOE:1; /* Source minor loop offset enabled */
vuint32_t DMLOE:1; /* Destination minor loop offset enable */
vuint32_t MLOFF:20; /* Minor loop offset */
vuint32_t NBYTES:10; /* Inner "minor" byte transfer count */
vint32_t SLAST; /* Last source address adjustment */
vuint32_t DADDR; /* Destination address */
vuint16_t CITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t CITERLINKCH:6; /* Link channel number */
vuint16_t CITER:9; /* Current Major iteration count */
vint16_t DOFF; /* Destination address signed offset */
vint32_t DLAST_SGA; /* Last desitination address adjustment */
vuint16_t BITERE_LINK:1; /* Enable ch-to-ch link on minor complete */
vuint16_t BITERLINKCH:6; /* Link channel number */
vuint16_t BITER:9; /* Starting Major iteration count */
vuint16_t BWC:2; /* Bandwidth & Priority Elevation control */
vuint16_t MAJORLINKCH:6; /* Link channel number */
vuint16_t DONE:1; /* Channel done */
vuint16_t ACTIVE:1; /* Channel active */
vuint16_t MAJORE_LINK:1; /* Enable ch-to-ch link on major complete */
vuint16_t E_SG:1; /* Enable scatter/gather processing */
vuint16_t D_REQ:1; /* Disable hardware request (ERQRL bit) */
vuint16_t INT_HALF:1; /* interrupt on Major loop half complete */
vuint16_t INT_MAJ:1; /* interrupt on major loop complete */
vuint16_t START:1; /* Chanel start */
}; /* end of EDMA_TCD_MLMIRROR_CHLINK_tag */
struct EDMA_tag {
union { /* Control (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t :14;
vuint32_t CX:1;
vuint32_t ECX:1;
vuint32_t :6;
vuint32_t GRP0PRI:2;
vuint32_t EMLM:1;
vuint32_t CLM:1;
vuint32_t HALT:1;
vuint32_t HOE:1;
vuint32_t ERGA:1;
vuint32_t ERCA:1;
vuint32_t EDBG:1;
vuint32_t EBW:1;
} B;
} CR;
union { /* Error Status (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t VLD:1;
vuint32_t :16;
vuint32_t CPE:1;
vuint32_t ERRCHN:6;
vuint32_t SAE:1;
vuint32_t SOE:1;
vuint32_t DAE:1;
vuint32_t DOE:1;
vuint32_t NCE:1;
vuint32_t SGE:1;
vuint32_t SBE:1;
vuint32_t DBE:1;
} B;
} ESR;
vuint8_t eDMA_reserved0[4]; /* Reserved 4 bytes (Base+0x0008-0x000B)*/
union { /* Enable Request Low Ch15..0 (Base+0x000C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t ERQ15:1;
vuint32_t ERQ14:1;
vuint32_t ERQ13:1;
vuint32_t ERQ12:1;
vuint32_t ERQ11:1;
vuint32_t ERQ10:1;
vuint32_t ERQ09:1;
vuint32_t ERQ08:1;
vuint32_t ERQ07:1;
vuint32_t ERQ06:1;
vuint32_t ERQ05:1;
vuint32_t ERQ04:1;
vuint32_t ERQ03:1;
vuint32_t ERQ02:1;
vuint32_t ERQ01:1;
vuint32_t ERQ00:1;
} B;
} ERQRL;
vuint8_t eDMA_reserved1[4]; /* Reserved 4 bytes (Base+0x0010-0x0013)*/
union { /* Enable Error Interrupt Low (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t EEI15:1;
vuint32_t EEI14:1;
vuint32_t EEI13:1;
vuint32_t EEI12:1;
vuint32_t EEI11:1;
vuint32_t EEI10:1;
vuint32_t EEI09:1;
vuint32_t EEI08:1;
vuint32_t EEI07:1;
vuint32_t EEI06:1;
vuint32_t EEI05:1;
vuint32_t EEI04:1;
vuint32_t EEI03:1;
vuint32_t EEI02:1;
vuint32_t EEI01:1;
vuint32_t EEI00:1;
} B;
} EEIRL;
union { /* DMA Set Enable Request (Base+0x0018) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t SERQ:7;
} B;
} SERQR;
union { /* DMA Clear Enable Request (Base+0x0019) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t CERQ:7;
} B;
} CERQR;
union { /* DMA Set Enable Error Interrupt (Base+0x001A) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t SEEI:7;
} B;
} SEEIR;
union { /* DMA Clr Enable Error Interrupt (Base+0x001B) */
vuint8_t R;
struct {
vuint8_t:1;
vuint8_t CEEI:7;
} B;
} CEEIR;
union { /* DMA Clear Interrupt Request (Base+0x001C) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t CINT:7;
} B;
} CIRQR;
union { /* DMA Clear error (Base+0x001D) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t CERR:7;
} B;
} CER;
union { /* DMA Set Start Bit (Base+0x001E) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t SSB:7;
} B;
} SSBR;
union { /* DMA Clear Done Status Bit (Base+0x001F) */
vuint8_t R;
struct {
vuint8_t :1;
vuint8_t CDSB:7;
} B;
} CDSBR;
vuint8_t eDMA_reserved2[4]; /* Reserved 4 bytes (Base+0x0020-0x0023)*/
union { /* DMA Interrupt Req Low Ch15..0 (+0x0024) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t INT15:1;
vuint32_t INT14:1;
vuint32_t INT13:1;
vuint32_t INT12:1;
vuint32_t INT11:1;
vuint32_t INT10:1;
vuint32_t INT09:1;
vuint32_t INT08:1;
vuint32_t INT07:1;
vuint32_t INT06:1;
vuint32_t INT05:1;
vuint32_t INT04:1;
vuint32_t INT03:1;
vuint32_t INT02:1;
vuint32_t INT01:1;
vuint32_t INT00:1;
} B;
} IRQRL;
vuint8_t eDMA_reserved3[4]; /* Reserved 4 bytes (Base+0x0028-0x002B)*/
union { /* DMA Error Low Ch15..0 (Base+0x002C)*/
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t ERR15:1;
vuint32_t ERR14:1;
vuint32_t ERR13:1;
vuint32_t ERR12:1;
vuint32_t ERR11:1;
vuint32_t ERR10:1;
vuint32_t ERR09:1;
vuint32_t ERR08:1;
vuint32_t ERR07:1;
vuint32_t ERR06:1;
vuint32_t ERR05:1;
vuint32_t ERR04:1;
vuint32_t ERR03:1;
vuint32_t ERR02:1;
vuint32_t ERR01:1;
vuint32_t ERR00:1;
} B;
} ERL;
vuint8_t eDMA_reserved4[4]; /* Reserved 4 bytes (Base+0x0030-0x0033)*/
union { /* DMA Hardware Request Stat Low (Base+0x0034) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t HRS15:1;
vuint32_t HRS14:1;
vuint32_t HRS13:1;
vuint32_t HRS12:1;
vuint32_t HRS11:1;
vuint32_t HRS10:1;
vuint32_t HRS09:1;
vuint32_t HRS08:1;
vuint32_t HRS07:1;
vuint32_t HRS06:1;
vuint32_t HRS05:1;
vuint32_t HRS04:1;
vuint32_t HRS03:1;
vuint32_t HRS02:1;
vuint32_t HRS01:1;
vuint32_t HRS00:1;
} B;
} HRSL;
vuint8_t eDMA_reserved5[200]; /* Reserved 200 bytes (Base+0x0038-0x00FF)*/
union { /* Channel n Priority (Base+0x0100-0x010F)*/
vuint8_t R;
struct {
vuint8_t ECP:1;
vuint8_t DPA:1;
vuint8_t GRPPRI:2;
vuint8_t CHPRI:4;
} B;
} CPR[16];
vuint8_t eDMA_reserved6[3824]; /* Reserved 3808 bytes (+0x0110-0x0FFF) */
union { /* 4 different TCD definitions depending on operating mode */
/* Default TCD (Channel Linking and Minor Loop Maping disabled) */
struct EDMA_TCD_STD_tag TCD[16];
/* ML_TCD (Channel Linking disabled, Minor Loop Mapping enabled) */
struct EDMA_TCD_MLMIRROR_tag ML_TCD[16];
/* CL_TCD (Channel Linking enabled, Minor Loop Mapping disabled) */
struct EDMA_TCD_CHLINK_tag CL_TCD[16];
/* MLCL_TCD (Channel Linking enabled, Minor Loop Mapping enabled) */
struct EDMA_TCD_MLMIRROR_CHLINK_tag MLCL_TCD[16];
};
vuint8_t eDMA_reserved7[28160]; /* Reserved 28160 bytes (+0x1200-0x7FFF) */
}; /* end of EDMA_tag */
/*************************************************************************/
/* MODULE : INTC (base address - 0xFFF4_8000) */
/*************************************************************************/
struct INTC_tag {
union { /* INTC Module Configuration (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t:26;
vuint32_t VTES:1;
vuint32_t:4;
vuint32_t HVEN:1;
} B;
} MCR;
vuint8_t INTC_reserved0[4]; /* reserved 4 bytes (Base+0x0004-0x0007) */
union { /* INTC Current Priority (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t:28;
vuint32_t PRI:4;
} B;
} CPR;
vuint8_t INTC_reserved1[4]; /* reserved 4 bytes (Base+0x000C-0x000F) */
union { /* INTC Interrupt Acknowledge (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t VTBA_PRC0:21;
vuint32_t INTVEC_PRC0:9;
vuint32_t:2;
} B;
} IACKR;
vuint8_t INTC_reserved2[4]; /* Reserved 4 bytes (Base+0x0014-0x0017) */
union { /* INTC End Of Interrupt (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t:32;
} B;
} EOIR;
vuint8_t INTC_reserved3[4]; /* reserved 4 bytes (Base+0x001C-0x0019) */
union { /* INTC Software Set/Clear Interrupt0-7 (+0x0020-0x0027) */
vuint8_t R;
struct {
vuint8_t:6;
vuint8_t SET:1;
vuint8_t CLR:1;
} B;
} SSCIR[8];
vuint8_t INTC_reserved4[24]; /* Reserved 24 bytes (Base+0x0028-0x003F) */
union { /* INTC Priority Select (Base+0x0040-0x0128) */
vuint8_t R;
struct {
vuint8_t:4;
vuint8_t PRI:4;
} B;
} PSR[234];
}; /* end of INTC_tag */
/****************************************************************************/
/* MODULE : DSPI */
/* Base Addresses: */
/* DSPI_0 - 0xFFF9_0000 */
/* DSPI_1 - 0xFFF9_4000 */
/* DSPI_2 - 0xFFF9_8000 */
/* DSPI_3 - 0xFFF9_C000 */
/* DSPI_4 - 0xFFFA_0000 */
/* DSPI_5 - 0xFFFA_4000 */
/****************************************************************************/
struct DSPI_tag{
union { /* DSPI Module Configuraiton (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t MSTR:1;
vuint32_t CONT_SCKE:1;
vuint32_t DCONF:2;
vuint32_t FRZ:1;
vuint32_t MTFE:1;
vuint32_t PCSSE:1;
vuint32_t ROOE:1;
vuint32_t :2;
vuint32_t PCSIS5:1;
vuint32_t PCSIS4:1;
vuint32_t PCSIS3:1;
vuint32_t PCSIS2:1;
vuint32_t PCSIS1:1;
vuint32_t PCSIS0:1;
vuint32_t :1;
vuint32_t MDIS:1;
vuint32_t DIS_TXF:1;
vuint32_t DIS_RXF:1;
vuint32_t CLR_TXF:1;
vuint32_t CLR_RXF:1;
vuint32_t SMPL_PT:2;
vuint32_t :7;
vuint32_t HALT:1;
} B;
} MCR;
vuint8_t DSPI_reserved0[4]; /* Reserved 4 bytes (Base+0x0004-0x0007) */
union { /* DSPI Transfer Count (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t TCNT:16;
vuint32_t :16;
} B;
} TCR;
union { /* DSPI Clock & Tranfer Attrib 0-5 (+0x000C-0x0020) */
vuint32_t R;
struct {
vuint32_t DBR:1;
vuint32_t FMSZ:4;
vuint32_t CPOL:1;
vuint32_t CPHA:1;
vuint32_t LSBFE:1;
vuint32_t PCSSCK:2;
vuint32_t PASC:2;
vuint32_t PDT:2;
vuint32_t PBR:2;
vuint32_t CSSCK:4;
vuint32_t ASC:4;
vuint32_t DT:4;
vuint32_t BR:4;
} B;
} CTAR[6];
vuint8_t DSPI_reserved1[8]; /* Reserved 4 bytes (Base+0x0024-0x002B) */
union { /* DSPI Status (Base+0x002C) */
vuint32_t R;
struct {
vuint32_t TCF:1;
vuint32_t TXRXS:1;
vuint32_t :1;
vuint32_t EOQF:1;
vuint32_t TFUF:1;
vuint32_t :1;
vuint32_t TFFF:1;
vuint32_t :5;
vuint32_t RFOF:1;
vuint32_t :1;
vuint32_t RFDF:1;
vuint32_t :1;
vuint32_t TXCTR:4;
vuint32_t TXNXTPTR:4;
vuint32_t RXCTR:4;
vuint32_t POPNXTPTR:4;
} B;
} SR;
union { /* DSPI DMA/Int Request Select & Enable (+0x0030) */
vuint32_t R;
struct {
vuint32_t TCFRE:1;
vuint32_t :2;
vuint32_t EOQFRE:1;
vuint32_t TFUFRE:1;
vuint32_t :1;
vuint32_t TFFFRE:1;
vuint32_t TFFFDIRS:1;
vuint32_t :4;
vuint32_t RFOFRE:1;
vuint32_t :1;
vuint32_t RFDFRE:1;
vuint32_t RFDFDIRS:1;
vuint32_t :16;
} B;
} RSER;
union { /* DSPI Push TX FIFO (Base+0x0034) */
vuint32_t R;
struct {
vuint32_t CONT:1;
vuint32_t CTAS:3;
vuint32_t EOQ:1;
vuint32_t CTCNT:1;
vuint32_t :4;
vuint32_t PCS5:1;
vuint32_t PCS4:1;
vuint32_t PCS3:1;
vuint32_t PCS2:1;
vuint32_t PCS1:1;
vuint32_t PCS0:1;
vuint32_t TXDATA:16;
} B;
} PUSHR;
union { /* DSPI Pop RX FIFO (Base+0x0038) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t RXDATA:16;
} B;
} POPR;
union { /* DSPI Transmit FIFO 0-3 (Base+0x003C-0x0048)*/
vuint32_t R;
struct {
vuint32_t TXCMD:16;
vuint32_t TXDATA:16;
} B;
} TXFR[4];
vuint8_t DSPI_reserved2[48]; /* Reserved 48 bytes (Base+0x004C-0x007B) */
union { /* DSPI Receive FIFO 0-3 (Base+0x007C-0x0088) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t RXDATA:16;
} B;
} RXFR[4];
}; /* end of DSPI_tag */
/****************************************************************************/
/* MODULE : FlexCAN */
/* Base Addresses: */
/* FlexCAN_0 - 0xFFFC_0000 */
/****************************************************************************/
struct FLEXCAN_BUF_t{
union { /* FLEXCAN MBx Control & Status (Offset+0x0080) */
vuint32_t R;
struct {
vuint32_t :4;
vuint32_t CODE:4;
vuint32_t :1;
vuint32_t SRR:1;
vuint32_t IDE:1;
vuint32_t RTR:1;
vuint32_t LENGTH:4;
vuint32_t TIMESTAMP:16;
} B;
} CS;
union { /* FLEXCAN MBx Identifier (Offset+0x0084) */
vuint32_t R;
struct {
vuint32_t PRIO:3;
vuint32_t STD_ID:11;
vuint32_t EXT_ID:18;
} B;
} ID;
union { /* FLEXCAN MBx Data 0..7 (Offset+0x0088) */
vuint8_t B[8]; /* Data buffer in Bytes (8 bits) */
vuint16_t H[4]; /* Data buffer in Half-words (16 bits) */
vuint32_t W[2]; /* Data buffer in words (32 bits) */
vuint32_t R[2]; /* Data buffer in words (32 bits) */
} DATA;
}; /* end of FLEXCAN_BUF_t */
struct FLEXCAN_RXFIFO_t{ /* RxFIFO Configuration */
union { /* RxFIFO Control & Status (Offset+0x0080) */
vuint32_t R;
struct {
vuint32_t :9;
vuint32_t SRR:1;
vuint32_t IDE:1;
vuint32_t RTR:1;
vuint32_t LENGTH:4;
vuint32_t TIMESTAMP:16;
} B;
} CS;
union { /* RxFIFO Identifier (Offset+0x0084) */
vuint32_t R;
struct {
vuint32_t :3;
vuint32_t STD_ID:11;
vuint32_t EXT_ID:18;
} B;
} ID;
union { /* RxFIFO Data 0..7 (Offset+0x0088) */
vuint8_t B[8]; /* Data buffer in Bytes (8 bits) */
vuint16_t H[4]; /* Data buffer in Half-words (16 bits) */
vuint32_t W[2]; /* Data buffer in words (32 bits) */
vuint32_t R[2]; /* Data buffer in words (32 bits) */
} DATA;
vuint8_t FLEXCAN_RX_reserved0[80]; /* Reserved 80 bytes (+0x0090-0x00DF)*/
union { /* RxFIFO ID Table 0..7 (+0x00E0-0x00FC) */
vuint32_t R;
} IDTABLE[8];
}; /* end of FLEXCAN_RXFIFO_t */
struct FLEXCAN_tag{
union { /* FLEXCAN Module Configuration (Base+0x0000) */
vuint32_t R;
struct {
vuint32_t MDIS:1;
vuint32_t FRZ:1;
vuint32_t FEN:1;
vuint32_t HALT:1;
vuint32_t NOTRDY:1;
vuint32_t WAKMSK:1;
vuint32_t SOFTRST:1;
vuint32_t FRZACK:1;
vuint32_t SUPV:1;
vuint32_t :1;
vuint32_t WRNEN:1;
vuint32_t LPMACK:1;
vuint32_t WAKSRC:1;
vuint32_t :1;
vuint32_t SRXDIS:1;
vuint32_t BCC:1;
vuint32_t:2;
vuint32_t LPRIO_EN:1;
vuint32_t AEN:1;
vuint32_t:2;
vuint32_t IDAM:2;
vuint32_t:2;
vuint32_t MAXMB:6;
} B;
} MCR;
union { /* FLEXCAN Control (Base+0x0004) */
vuint32_t R;
struct {
vuint32_t PRESDIV:8;
vuint32_t RJW:2;
vuint32_t PSEG1:3;
vuint32_t PSEG2:3;
vuint32_t BOFFMSK:1;
vuint32_t ERRMSK:1;
vuint32_t CLKSRC:1;
vuint32_t LPB:1;
vuint32_t TWRNMSK:1;
vuint32_t RWRNMSK:1;
vuint32_t :2;
vuint32_t SMP:1;
vuint32_t BOFFREC:1;
vuint32_t TSYN:1;
vuint32_t LBUF:1;
vuint32_t LOM:1;
vuint32_t PROPSEG:3;
} B;
} CR;
union { /* FLEXCAN Free Running Timer (Base+0x0008) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t TIMER:16;
} B;
} TIMER;
vuint8_t FLEXCAN_reserved0[4]; /* reserved 4 bytes (Base+0x000C-0x000F) */
union { /* FLEXCAN RX Global Mask (Base+0x0010) */
vuint32_t R;
struct {
vuint32_t MI:32;
} B;
} RXGMASK;
/* --- Following 2 registers are included for legacy purposes only --- */
union { /* FLEXCAN RX 14 Mask (Base+0x0014) */
vuint32_t R;
struct {
vuint32_t MI:32;
} B;
} RX14MASK;
union { /* FLEXCAN RX 15 Mask (Base+0x0018) */
vuint32_t R;
struct {
vuint32_t MI:32;
} B;
} RX15MASK;
/* --- */
union { /* FLEXCAN Error Counter (Base+0x001C) */
vuint32_t R;
struct {
vuint32_t :16;
vuint32_t RXECNT:8;
vuint32_t TXECNT:8;
} B;
} ECR;
union { /* FLEXCAN Error & Status (Base+0x0020) */
vuint32_t R;
struct {
vuint32_t :14;
vuint32_t TWRNINT:1;
vuint32_t RWRNINT:1;
vuint32_t BIT1ERR:1;
vuint32_t BIT0ERR:1;
vuint32_t ACKERR:1;
vuint32_t CRCERR:1;
vuint32_t FRMERR:1;
vuint32_t STFERR:1;
vuint32_t TXWRN:1;
vuint32_t RXWRN:1;
vuint32_t IDLE:1;
vuint32_t TXRX:1;
vuint32_t FLTCONF:2;
vuint32_t :1;
vuint32_t BOFFINT:1;
vuint32_t ERRINT:1;
vuint32_t :1;
} B;
} ESR;
union { /* FLEXCAN Interruput Masks H (Base+0x0024) */
vuint32_t R;
struct {
vuint32_t BUF63M:1;
vuint32_t BUF62M:1;
vuint32_t BUF61M:1;
vuint32_t BUF60M:1;
vuint32_t BUF59M:1;
vuint32_t BUF58M:1;
vuint32_t BUF57M:1;
vuint32_t BUF56M:1;
vuint32_t BUF55M:1;
vuint32_t BUF54M:1;
vuint32_t BUF53M:1;
vuint32_t BUF52M:1;
vuint32_t BUF51M:1;
vuint32_t BUF50M:1;
vuint32_t BUF49M:1;
vuint32_t BUF48M:1;
vuint32_t BUF47M:1;
vuint32_t BUF46M:1;
vuint32_t BUF45M:1;
vuint32_t BUF44M:1;
vuint32_t BUF43M:1;
vuint32_t BUF42M:1;
vuint32_t BUF41M:1;
vuint32_t BUF40M:1;
vuint32_t BUF39M:1;
vuint32_t BUF38M:1;
vuint32_t BUF37M:1;
vuint32_t BUF36M:1;
vuint32_t BUF35M:1;
vuint32_t BUF34M:1;
vuint32_t BUF33M:1;
vuint32_t BUF32M:1;
} B;
} IMRH;
union { /* FLEXCAN Interruput Masks L (Base+0x0028) */
vuint32_t R;
struct {
vuint32_t BUF31M:1;
vuint32_t BUF30M:1;
vuint32_t BUF29M:1;
vuint32_t BUF28M:1;
vuint32_t BUF27M:1;
vuint32_t BUF26M:1;
vuint32_t BUF25M:1;
vuint32_t BUF24M:1;
vuint32_t BUF23M:1;
vuint32_t BUF22M:1;
vuint32_t BUF21M:1;
vuint32_t BUF20M:1;
vuint32_t BUF19M:1;
vuint32_t BUF18M:1;
vuint32_t BUF17M:1;
vuint32_t BUF16M:1;
vuint32_t BUF15M:1;
vuint32_t BUF14M:1;
vuint32_t BUF13M:1;
vuint32_t BUF12M:1;
vuint32_t BUF11M:1;
vuint32_t BUF10M:1;
vuint32_t BUF09M:1;
vuint32_t BUF08M:1;
vuint32_t BUF07M:1;
vuint32_t BUF06M:1;
vuint32_t BUF05M:1;
vuint32_t BUF04M:1;
vuint32_t BUF03M:1;
vuint32_t BUF02M:1;
vuint32_t BUF01M:1;
vuint32_t BUF00M:1;
} B;
} IMRL;
union { /* FLEXCAN Interruput Flag H (Base+0x002C) */
vuint32_t R;
struct {
vuint32_t BUF63I:1;
vuint32_t BUF62I:1;
vuint32_t BUF61I:1;
vuint32_t BUF60I:1;
vuint32_t BUF59I:1;
vuint32_t BUF58I:1;
vuint32_t BUF57I:1;
vuint32_t BUF56I:1;
vuint32_t BUF55I:1;
vuint32_t BUF54I:1;
vuint32_t BUF53I:1;
vuint32_t BUF52I:1;
vuint32_t BUF51I:1;
vuint32_t BUF50I:1;
vuint32_t BUF49I:1;
vuint32_t BUF48I:1;
vuint32_t BUF47I:1;
vuint32_t BUF46I:1;
vuint32_t BUF45I:1;
vuint32_t BUF44I:1;
vuint32_t BUF43I:1;
vuint32_t BUF42I:1;
vuint32_t BUF41I:1;
vuint32_t BUF40I:1;
vuint32_t BUF39I:1;
vuint32_t BUF38I:1;
vuint32_t BUF37I:1;
vuint32_t BUF36I:1;
vuint32_t BUF35I:1;
vuint32_t BUF34I:1;
vuint32_t BUF33I:1;
vuint32_t BUF32I:1;
} B;
} IFRH;
union { /* FLEXCAN Interruput Flag l (Base+0x0030) */
vuint32_t R;
struct {
vuint32_t BUF31I:1;
vuint32_t BUF30I:1;
vuint32_t BUF29I:1;
vuint32_t BUF28I:1;
vuint32_t BUF27I:1;
vuint32_t BUF26I:1;
vuint32_t BUF25I:1;
vuint32_t BUF24I:1;
vuint32_t BUF23I:1;
vuint32_t BUF22I:1;
vuint32_t BUF21I:1;
vuint32_t BUF20I:1;
vuint32_t BUF19I:1;
vuint32_t BUF18I:1;
vuint32_t BUF17I:1;
vuint32_t BUF16I:1;
vuint32_t BUF15I:1;
vuint32_t BUF14I:1;
vuint32_t BUF13I:1;
vuint32_t BUF12I:1;
vuint32_t BUF11I:1;
vuint32_t BUF10I:1;
vuint32_t BUF09I:1;
vuint32_t BUF08I:1;
vuint32_t BUF07I:1;
vuint32_t BUF06I:1;
vuint32_t BUF05I:1;
vuint32_t BUF04I:1;
vuint32_t BUF03I:1;
vuint32_t BUF02I:1;
vuint32_t BUF01I:1;
vuint32_t BUF00I:1;
} B;
} IFRL; /* Interruput Flag Register */
vuint8_t FLEXCAN_reserved1[76]; /*Reserved 76 bytes (Base+0x0034-0x007F)*/
/****************************************************************************/
/* Use either Standard Buffer Structure OR RX FIFO and Buffer Structure */
/****************************************************************************/
/* Standard Buffer Structure */
struct FLEXCAN_BUF_t BUF[64];
/* RX FIFO and Buffer Structure */
/*struct FLEXCAN_RXFIFO_t RXFIFO; */
/*struct FLEXCAN_BUF_t BUF[56]; */
/****************************************************************************/
vuint8_t FLEXCAN_reserved2[1024]; /*Reserved 1024 (Base+0x0480-0x087F)*/
union { /* FLEXCAN RX Individual Mask (Base+0x0880-0x097F) */
vuint32_t R;
struct {
vuint32_t MI:32;
} B;
} RXIMR[64];
}; /* end of FLEXCAN_tag */
/****************************************************************************/
/* MODULE : DMAMUX (base address - 0xFFFD_C000) */
/****************************************************************************/
struct DMAMUX_tag {
union { /* DMAMUX Channel Configuration (Base+0x0000-0x000F) */
vuint8_t R;
struct {
vuint8_t ENBL:1;
vuint8_t TRIG:1;
vuint8_t SOURCE:6;
} B;
} CHCONFIG[16];
}; /* end of DMAMUX_tag */
/******************************************************************
| defines and macros (scope: module-local)
|-----------------------------------------------------------------*/
/* Define instances of modules */
#define CFLASH (*(volatile struct CFLASH_tag *) 0xC3F88000UL)
#define DFLASH (*(volatile struct DFLASH_tag *) 0xC3F8C000UL)
#define SIU (*(volatile struct SIU_tag *) 0xC3F90000UL)
#define WKUP (*(volatile struct WKUP_tag *) 0xC3F94000UL)
#define EMIOS_0 (*(volatile struct EMIOS_tag *) 0xC3FA0000UL)
#define SSCM (*(volatile struct SSCM_tag *) 0xC3FD8000UL)
#define ME (*(volatile struct ME_tag *) 0xC3FDC000UL)
#define CGM (*(volatile struct CGM_tag *) 0xC3FE0000UL)
#define RGM (*(volatile struct RGM_tag *) 0xC3FE4000UL)
#define PCU (*(volatile struct PCU_tag *) 0xC3FE8000UL)
#define RTC (*(volatile struct RTC_tag *) 0xC3FEC000UL)
#define PIT (*(volatile struct PIT_tag *) 0xC3FF0000UL)
#define ADC_1 (*(volatile struct ADC1_tag *) 0xFFE04000UL)
#define LINFLEX_0 (*(volatile struct LINFLEXD0_tag *) 0xFFE40000UL)
#define LINFLEX_1 (*(volatile struct LINFLEXD1_tag *) 0xFFE44000UL)
#define LINFLEX_2 (*(volatile struct LINFLEX_tag *) 0xFFE48000UL)
#define CTU (*(volatile struct CTU_tag *) 0xFFE64000UL)
#define MPU (*(volatile struct MPU_tag *) 0xFFF10000UL)
#define SWT (*(volatile struct SWT_tag *) 0xFFF38000UL)
#define STM (*(volatile struct STM_tag *) 0xFFF3C000UL)
#define ECSM (*(volatile struct ECSM_tag *) 0xFFF40000UL)
#define EDMA (*(volatile struct EDMA_tag *) 0xFFF44000UL)
#define INTC (*(volatile struct INTC_tag *) 0xFFF48000UL)
#define DSPI_0 (*(volatile struct DSPI_tag *) 0xFFF90000UL)
#define DSPI_1 (*(volatile struct DSPI_tag *) 0xFFF94000UL)
#define CAN_0 (*(volatile struct FLEXCAN_tag *) 0xFFFC0000UL)
#define DMAMUX (*(volatile struct DMAMUX_tag *) 0xFFFDC000UL)
#ifdef __MWERKS__
#pragma pop
#endif
#ifdef __cplusplus
}
#endif
#endif
/* End of file */
|