diff options
author | barthess <barthess@35acf78f-673a-0410-8e92-d51de3d6d3f4> | 2011-06-17 07:32:57 +0000 |
---|---|---|
committer | barthess <barthess@35acf78f-673a-0410-8e92-d51de3d6d3f4> | 2011-06-17 07:32:57 +0000 |
commit | 140560ea821683cb52a483eb73ab671e2fc74520 (patch) | |
tree | f4616f574dd7a45d88d43c0a2da0320e00898c87 | |
parent | 4044f7d30841ccba2ed820f72753aff1d371cc67 (diff) | |
download | ChibiOS-140560ea821683cb52a483eb73ab671e2fc74520.tar.gz ChibiOS-140560ea821683cb52a483eb73ab671e2fc74520.tar.bz2 ChibiOS-140560ea821683cb52a483eb73ab671e2fc74520.zip |
I2C. Remove duplicate code.
git-svn-id: svn://svn.code.sf.net/p/chibios/svn/branches/i2c_dev@3052 35acf78f-673a-0410-8e92-d51de3d6d3f4
-rw-r--r-- | os/hal/platforms/STM32/i2c_lld.c | 80 |
1 files changed, 21 insertions, 59 deletions
diff --git a/os/hal/platforms/STM32/i2c_lld.c b/os/hal/platforms/STM32/i2c_lld.c index 2c535b930..4809838b7 100644 --- a/os/hal/platforms/STM32/i2c_lld.c +++ b/os/hal/platforms/STM32/i2c_lld.c @@ -106,7 +106,7 @@ static void i2c_serve_event_interrupt(I2CDriver *i2cp) { /* Disable ITEVT In order to not have again a BTF IT */ dp->CR2 &= (uint16_t)~I2C_CR2_ITEVTEN; /* send restart and begin reading operations */ - i2c_lld_master_transceive(i2cp); + i2c_lld_master_receive(i2cp); } break; @@ -524,12 +524,16 @@ void i2c_lld_master_transmit(I2CDriver *i2cp) { switch(i2cp->id_slave_config->nbit_address){ case 7: - i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr <<1) & 0x00FE); // LSB = 0 -> write + // LSB = 0 -> write + i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr <<1) & 0x00FE); break; case 10: - i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr >>7) & 0x0006); // add the two msb of 10-bit address to the header - i2cp->slave_addr1 |= 0xF0; // add the header bits with LSB = 0 -> write - i2cp->slave_addr2 = i2cp->id_slave_config->slave_addr & 0x00FF; // the remaining 8 bit of 10-bit address + // add the two msb of 10-bit address to the header + i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr >>7) & 0x0006); + // add the header bits with LSB = 0 -> write + i2cp->slave_addr1 |= 0xF0; + // the remaining 8 bit of 10-bit address + i2cp->slave_addr2 = i2cp->id_slave_config->slave_addr & 0x00FF; break; } @@ -539,7 +543,8 @@ void i2c_lld_master_transmit(I2CDriver *i2cp) { i2cp->id_i2c->CR1 |= I2C_CR1_START; // send start bit #if !I2C_USE_WAIT - /* Wait until the START condition is generated on the bus: the START bit is cleared by hardware */ + /* Wait until the START condition is generated on the bus: + * the START bit is cleared by hardware */ uint32_t timeout = 0xfffff; while((i2cp->id_i2c->CR1 & I2C_CR1_START) && timeout--) ; @@ -561,12 +566,16 @@ void i2c_lld_master_receive(I2CDriver *i2cp){ switch(i2cp->id_slave_config->nbit_address){ case 7: - i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr <<1) | 0x01); // LSB = 1 -> receive + // LSB = 1 -> receive + i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr <<1) | 0x01); break; case 10: - i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr >>7) & 0x0006); // add the two msb of 10-bit address to the header - i2cp->slave_addr1 |= 0xF0; // add the header bits (the LSB -> 1 will be add to second - i2cp->slave_addr2 = i2cp->id_slave_config->slave_addr & 0x00FF; // the remaining 8 bit of 10-bit address + // add the two msb of 10-bit address to the header + i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr >>7) & 0x0006); + // add the header bits (the LSB -> 1 will be add to second + i2cp->slave_addr1 |= 0xF0; + // the remaining 8 bit of 10-bit address + i2cp->slave_addr2 = i2cp->id_slave_config->slave_addr & 0x00FF; break; } @@ -586,55 +595,8 @@ void i2c_lld_master_receive(I2CDriver *i2cp){ i2cp->id_i2c->CR1 |= I2C_CR1_START; // send start bit #if !I2C_USE_WAIT - /* Wait until the START condition is generated on the bus: the START bit is cleared by hardware */ - uint32_t timeout = 0xfffff; - while((i2cp->id_i2c->CR1 & I2C_CR1_START) && timeout--) - ; -#endif /* I2C_USE_WAIT */ -} - - - -/** - * @brief - * - * @param[in] i2cp pointer to the @p I2CDriver object - * - */ -void i2c_lld_master_transceive(I2CDriver *i2cp){ - // enable ERR, EVT & BUF ITs - i2cp->id_i2c->CR2 |= (I2C_CR2_ITERREN|I2C_CR2_ITEVTEN|I2C_CR2_ITBUFEN); - i2cp->id_i2c->CR1 |= I2C_CR1_ACK; // acknowledge returned - i2cp->id_i2c->CR1 &= ~I2C_CR1_POS; - - switch(i2cp->id_slave_config->nbit_address){ - case 7: - i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr <<1) | 0x01); // LSB = 1 -> receive - break; - case 10: - i2cp->slave_addr1 = ((i2cp->id_slave_config->slave_addr >>7) & 0x0006); // add the two msb of 10-bit address to the header - i2cp->slave_addr1 |= 0xF0; // add the header bits (the LSB -> 1 will be add to second - i2cp->slave_addr2 = i2cp->id_slave_config->slave_addr & 0x00FF; // the remaining 8 bit of 10-bit address - break; - } - - i2cp->id_slave_config->flags = I2C_FLG_MASTER_RECEIVER; - i2cp->id_slave_config->errors = 0; - - // Only one byte to be received - if(i2cp->id_slave_config->rxbytes == 1) { - i2cp->id_slave_config->flags |= I2C_FLG_1BTR; - } - // Only two bytes to be received - else if(i2cp->id_slave_config->rxbytes == 2) { - i2cp->id_slave_config->flags |= I2C_FLG_2BTR; - i2cp->id_i2c->CR1 |= I2C_CR1_POS; // Acknowledge Position - } - - i2cp->id_i2c->CR1 |= I2C_CR1_START; // send start bit - -#if !I2C_USE_WAIT - /* Wait until the START condition is generated on the bus: the START bit is cleared by hardware */ + /* Wait until the START condition is generated on the bus: + * the START bit is cleared by hardware */ uint32_t timeout = 0xfffff; while((i2cp->id_i2c->CR1 & I2C_CR1_START) && timeout--) ; |