aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorJan Beulich <jbeulich@suse.com>2013-06-05 10:05:49 +0200
committerJan Beulich <jbeulich@suse.com>2013-06-05 10:05:49 +0200
commite430510e5cbbfcdc1077739292def633e70fedea (patch)
tree948842b8853d1318530f81e36630ee4208ec9aac
parent32c864a35ece2c24a336d183869a546798a4b241 (diff)
downloadxen-e430510e5cbbfcdc1077739292def633e70fedea.tar.gz
xen-e430510e5cbbfcdc1077739292def633e70fedea.tar.bz2
xen-e430510e5cbbfcdc1077739292def633e70fedea.zip
AMD/IOMMU: revert "SR56x0 Erratum 64 - Reset all head & tail pointers"
The code this patch added is redundant with already present code in set_iommu_{command_buffer,{event,ppr}_log}_control(). Just switch those ones from using writel() to writeq() for consistency. Signed-off-by: Jan Beulich <jbeulich@suse.com> Reviewed-by: Andrew Cooper <andrew.cooper3@citrix.com> Acked-by: Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
-rw-r--r--xen/drivers/passthrough/amd/iommu_init.c25
1 files changed, 6 insertions, 19 deletions
diff --git a/xen/drivers/passthrough/amd/iommu_init.c b/xen/drivers/passthrough/amd/iommu_init.c
index 0bcf8d2025..a939c7312b 100644
--- a/xen/drivers/passthrough/amd/iommu_init.c
+++ b/xen/drivers/passthrough/amd/iommu_init.c
@@ -154,11 +154,6 @@ static void register_iommu_cmd_buffer_in_mmio_space(struct amd_iommu *iommu)
IOMMU_CMD_BUFFER_LENGTH_MASK,
IOMMU_CMD_BUFFER_LENGTH_SHIFT, &entry);
writel(entry, iommu->mmio_base+IOMMU_CMD_BUFFER_BASE_HIGH_OFFSET);
-
- /* Reset head/tail pointer. SR56x0 Erratum 64 means this might not happen
- * automatically for us. */
- writeq(0, iommu->mmio_base + IOMMU_CMD_BUFFER_HEAD_OFFSET);
- writeq(0, iommu->mmio_base + IOMMU_CMD_BUFFER_TAIL_OFFSET);
}
static void register_iommu_event_log_in_mmio_space(struct amd_iommu *iommu)
@@ -187,11 +182,6 @@ static void register_iommu_event_log_in_mmio_space(struct amd_iommu *iommu)
IOMMU_EVENT_LOG_LENGTH_MASK,
IOMMU_EVENT_LOG_LENGTH_SHIFT, &entry);
writel(entry, iommu->mmio_base+IOMMU_EVENT_LOG_BASE_HIGH_OFFSET);
-
- /* Reset head/tail pointer. SR56x0 Erratum 64 means this might not happen
- * automatically for us. */
- writeq(0, iommu->mmio_base + IOMMU_EVENT_LOG_HEAD_OFFSET);
- writeq(0, iommu->mmio_base + IOMMU_EVENT_LOG_TAIL_OFFSET);
}
static void register_iommu_ppr_log_in_mmio_space(struct amd_iommu *iommu)
@@ -220,9 +210,6 @@ static void register_iommu_ppr_log_in_mmio_space(struct amd_iommu *iommu)
IOMMU_PPR_LOG_LENGTH_MASK,
IOMMU_PPR_LOG_LENGTH_SHIFT, &entry);
writel(entry, iommu->mmio_base + IOMMU_PPR_LOG_BASE_HIGH_OFFSET);
-
- writeq(0, iommu->mmio_base + IOMMU_PPR_LOG_HEAD_OFFSET);
- writeq(0, iommu->mmio_base + IOMMU_PPR_LOG_TAIL_OFFSET);
}
@@ -267,8 +254,8 @@ static void set_iommu_command_buffer_control(struct amd_iommu *iommu,
/*reset head and tail pointer manually before enablement */
if ( enable )
{
- writel(0x0, iommu->mmio_base + IOMMU_CMD_BUFFER_HEAD_OFFSET);
- writel(0x0, iommu->mmio_base + IOMMU_CMD_BUFFER_TAIL_OFFSET);
+ writeq(0, iommu->mmio_base + IOMMU_CMD_BUFFER_HEAD_OFFSET);
+ writeq(0, iommu->mmio_base + IOMMU_CMD_BUFFER_TAIL_OFFSET);
iommu_set_bit(&entry, IOMMU_CONTROL_COMMAND_BUFFER_ENABLE_SHIFT);
}
@@ -326,8 +313,8 @@ static void set_iommu_event_log_control(struct amd_iommu *iommu,
/*reset head and tail pointer manually before enablement */
if ( enable )
{
- writel(0x0, iommu->mmio_base + IOMMU_EVENT_LOG_HEAD_OFFSET);
- writel(0x0, iommu->mmio_base + IOMMU_EVENT_LOG_TAIL_OFFSET);
+ writeq(0, iommu->mmio_base + IOMMU_EVENT_LOG_HEAD_OFFSET);
+ writeq(0, iommu->mmio_base + IOMMU_EVENT_LOG_TAIL_OFFSET);
iommu_set_bit(&entry, IOMMU_CONTROL_EVENT_LOG_INT_SHIFT);
iommu_set_bit(&entry, IOMMU_CONTROL_EVENT_LOG_ENABLE_SHIFT);
@@ -353,8 +340,8 @@ static void set_iommu_ppr_log_control(struct amd_iommu *iommu,
/*reset head and tail pointer manually before enablement */
if ( enable )
{
- writel(0x0, iommu->mmio_base + IOMMU_PPR_LOG_HEAD_OFFSET);
- writel(0x0, iommu->mmio_base + IOMMU_PPR_LOG_TAIL_OFFSET);
+ writeq(0, iommu->mmio_base + IOMMU_PPR_LOG_HEAD_OFFSET);
+ writeq(0, iommu->mmio_base + IOMMU_PPR_LOG_TAIL_OFFSET);
iommu_set_bit(&entry, IOMMU_CONTROL_PPR_ENABLE_SHIFT);
iommu_set_bit(&entry, IOMMU_CONTROL_PPR_INT_SHIFT);