aboutsummaryrefslogtreecommitdiffstats
path: root/target/linux/ar71xx/files/arch/mips/ath79/mach-mr900.c
blob: 9c3164d05e195f3743aea2c5a4dd3172c943838f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
/*
 * MR900 board support
 *
 * Copyright (c) 2012 Qualcomm Atheros
 * Copyright (c) 2012-2013 Marek Lindner <marek@open-mesh.com>
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 *
 */

#include <linux/platform_device.h>
#include <linux/ar8216_platform.h>
#include <linux/ath9k_platform.h>

#include <asm/mach-ath79/ar71xx_regs.h>

#include "common.h"
#include "dev-ap9x-pci.h"
#include "dev-gpio-buttons.h"
#include "dev-eth.h"
#include "dev-leds-gpio.h"
#include "dev-m25p80.h"
#include "dev-wmac.h"
#include "machtypes.h"
#include "pci.h"

#define MR900_GPIO_LED_LAN		12
#define MR900_GPIO_LED_WLAN_2G		13
#define MR900_GPIO_LED_STATUS_GREEN	19
#define MR900_GPIO_LED_STATUS_RED	21
#define MR900_GPIO_LED_POWER		22
#define MR900_GPIO_LED_WLAN_5G		23

#define MR900_GPIO_BTN_RESET		17

#define MR900_KEYS_POLL_INTERVAL	20	/* msecs */
#define MR900_KEYS_DEBOUNCE_INTERVAL	(3 * MR900_KEYS_POLL_INTERVAL)

#define MR900_MAC0_OFFSET		0
#define MR900_WMAC_CALDATA_OFFSET	0x1000
#define MR900_PCIE_CALDATA_OFFSET	0x5000

static struct gpio_led mr900_leds_gpio[] __initdata = {
	{
		.name		= "mr900:blue:power",
		.gpio		= MR900_GPIO_LED_POWER,
		.active_low	= 1,
	},
	{
		.name		= "mr900:blue:wan",
		.gpio		= MR900_GPIO_LED_LAN,
		.active_low	= 1,
	},
	{
		.name		= "mr900:blue:wlan24",
		.gpio		= MR900_GPIO_LED_WLAN_2G,
		.active_low	= 1,
	},
	{
		.name		= "mr900:blue:wlan58",
		.gpio		= MR900_GPIO_LED_WLAN_5G,
		.active_low	= 1,
	},
	{
		.name		= "mr900:green:status",
		.gpio		= MR900_GPIO_LED_STATUS_GREEN,
		.active_low	= 1,
	},
	{
		.name		= "mr900:red:status",
		.gpio		= MR900_GPIO_LED_STATUS_RED,
		.active_low	= 1,
	},
};

static struct gpio_keys_button mr900_gpio_keys[] __initdata = {
	{
		.desc		= "Reset button",
		.type		= EV_KEY,
		.code		= KEY_RESTART,
		.debounce_interval = MR900_KEYS_DEBOUNCE_INTERVAL,
		.gpio		= MR900_GPIO_BTN_RESET,
		.active_low	= 1,
	},
};

static void __init mr900_setup(void)
{
	u8 *art = (u8 *)KSEG1ADDR(0x1fff0000);
	u8 mac[6], pcie_mac[6];
	struct ath9k_platform_data *pdata;

	ath79_eth0_pll_data.pll_1000 = 0xbe000101;
	ath79_eth0_pll_data.pll_100 = 0x80000101;
	ath79_eth0_pll_data.pll_10 = 0x80001313;

	ath79_register_m25p80(NULL);

	ath79_register_leds_gpio(-1, ARRAY_SIZE(mr900_leds_gpio),
				 mr900_leds_gpio);
	ath79_register_gpio_keys_polled(-1, MR900_KEYS_POLL_INTERVAL,
					ARRAY_SIZE(mr900_gpio_keys),
					mr900_gpio_keys);

	ath79_init_mac(mac, art + MR900_MAC0_OFFSET, 1);
	ath79_register_wmac(art + MR900_WMAC_CALDATA_OFFSET, mac);
	ath79_init_mac(pcie_mac, art + MR900_MAC0_OFFSET, 16);
	ap91_pci_init(art + MR900_PCIE_CALDATA_OFFSET, pcie_mac);
	pdata = ap9x_pci_get_wmac_data(0);
	if (!pdata) {
		pr_err("mr900: unable to get address of wlan data\n");
		return;
	}
	pdata->use_eeprom = true;

	ath79_setup_qca955x_eth_cfg(QCA955X_ETH_CFG_RGMII_EN);
	ath79_register_mdio(0, 0x0);

	ath79_init_mac(ath79_eth0_data.mac_addr, art + MR900_MAC0_OFFSET, 0);

	/* GMAC0 is connected to the RMGII interface */
	ath79_eth0_data.phy_if_mode = PHY_INTERFACE_MODE_RGMII;
	ath79_eth0_data.phy_mask = BIT(5);
	ath79_eth0_data.mii_bus_dev = &ath79_mdio0_device.dev;

	ath79_register_eth(0);
}

MIPS_MACHINE(ATH79_MACH_MR900, "MR900", "OpenMesh MR900", mr900_setup);
MIPS_MACHINE(ATH79_MACH_MR900v2, "MR900v2", "OpenMesh MR900v2", mr900_setup);