summaryrefslogtreecommitdiffstats
path: root/libopencm3/include/libopencm3/lpc43xx/i2s.h
blob: 63f7afb66bb193d43c4e01b2a373f0e4a97a2888 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
/** @defgroup i2s_defines I2S Defines

@brief <b>Defined Constants and Types for the LPC43xx I2S</b>

@ingroup LPC43xx_defines

@version 1.0.0

@author @htmlonly &copy; @endhtmlonly 2012 Michael Ossmann <mike@ossmann.com>

@date 10 March 2013

LGPL License Terms @ref lgpl_license
 */
/*
 * This file is part of the libopencm3 project.
 *
 * Copyright (C) 2012 Michael Ossmann <mike@ossmann.com>
 *
 * This library is free software: you can redistribute it and/or modify
 * it under the terms of the GNU Lesser General Public License as published by
 * the Free Software Foundation, either version 3 of the License, or
 * (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public License
 * along with this library.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef LPC43XX_I2S_H
#define LPC43XX_I2S_H

/**@{*/

#include <libopencm3/cm3/common.h>
#include <libopencm3/lpc43xx/memorymap.h>

/* --- Convenience macros -------------------------------------------------- */

/* I2S port base addresses (for convenience) */
#define I2S0                            I2S0_BASE
#define I2S1                            I2S1_BASE

/* --- I2S registers ------------------------------------------------------- */

/* I2S Digital Audio Output Register */
#define I2S_DAO(port)                   MMIO32(port + 0x000)
#define I2S0_DAO                        I2S_DAO(I2S0)
#define I2S1_DAO                        I2S_DAO(I2S1)

/* I2S Digital Audio Input Register */
#define I2S_DAI(port)                   MMIO32(port + 0x004)
#define I2S0_DAI                        I2S_DAI(I2S0)
#define I2S1_DAI                        I2S_DAI(I2S1)

/* I2S Transmit FIFO */
#define I2S_TXFIFO(port)                MMIO32(port + 0x008)
#define I2S0_TXFIFO                     I2S_TXFIFO(I2S0)
#define I2S1_TXFIFO                     I2S_TXFIFO(I2S1)

/* I2S Receive FIFO */
#define I2S_RXFIFO(port)                MMIO32(port + 0x00C)
#define I2S0_RXFIFO                     I2S_RXFIFO(I2S0)
#define I2S1_RXFIFO                     I2S_RXFIFO(I2S1)

/* I2S Status Feedback Register */
#define I2S_STATE(port)                 MMIO32(port + 0x010)
#define I2S0_STATE                      I2S_STATE(I2S0)
#define I2S1_STATE                      I2S_STATE(I2S1)

/* I2S DMA Configuration Register 1 */
#define I2S_DMA1(port)                  MMIO32(port + 0x014)
#define I2S0_DMA1                       I2S_DMA1(I2S0)
#define I2S1_DMA1                       I2S_DMA1(I2S1)

/* I2S DMA Configuration Register 2 */
#define I2S_DMA2(port)                  MMIO32(port + 0x018)
#define I2S0_DMA2                       I2S_DMA2(I2S0)
#define I2S1_DMA2                       I2S_DMA2(I2S1)

/* I2S Interrupt Request Control Register */
#define I2S_IRQ(port)                   MMIO32(port + 0x01C)
#define I2S0_IRQ                        I2S_IRQ(I2S0)
#define I2S1_IRQ                        I2S_IRQ(I2S1)

/* I2S Transmit MCLK divider */
#define I2S_TXRATE(port)                MMIO32(port + 0x020)
#define I2S0_TXRATE                     I2S_TXRATE(I2S0)
#define I2S1_TXRATE                     I2S_TXRATE(I2S1)

/* I2S Receive MCLK divider */
#define I2S_RXRATE(port)                MMIO32(port + 0x024)
#define I2S0_RXRATE                     I2S_RXRATE(I2S0)
#define I2S1_RXRATE                     I2S_RXRATE(I2S1)

/* I2S Transmit bit rate divider */
#define I2S_TXBITRATE(port)             MMIO32(port + 0x028)
#define I2S0_TXBITRATE                  I2S_TXBITRATE(I2S0)
#define I2S1_TXBITRATE                  I2S_TXBITRATE(I2S1)

/* I2S Receive bit rate divider */
#define I2S_RXBITRATE(port)             MMIO32(port + 0x02C)
#define I2S0_RXBITRATE                  I2S_RXBITRATE(I2S0)
#define I2S1_RXBITRATE                  I2S_RXBITRATE(I2S1)

/* I2S Transmit mode control */
#define I2S_TXMODE(port)                MMIO32(port + 0x030)
#define I2S0_TXMODE                     I2S_TXMODE(I2S0)
#define I2S1_TXMODE                     I2S_TXMODE(I2S1)

/* I2S Receive mode control */
#define I2S_RXMODE(port)                MMIO32(port + 0x034)
#define I2S0_RXMODE                     I2S_RXMODE(I2S0)
#define I2S1_RXMODE                     I2S_RXMODE(I2S1)

/**@}*/

#endif