summaryrefslogtreecommitdiffstats
path: root/libopencm3/include/libopencm3/lpc43xx/ccu.h
blob: d3b1d50084c96e52111435bc5565e7609cafe38b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
/** @defgroup ccu_defines Clock Control Unit Defines

@brief <b>Defined Constants and Types for the LPC43xx Clock Control Unit</b>

@ingroup LPC43xx_defines

@version 1.0.0

@author @htmlonly &copy; @endhtmlonly 2012 Michael Ossmann <mike@ossmann.com>

@date 10 March 2013

LGPL License Terms @ref lgpl_license
 */
/*
 * This file is part of the libopencm3 project.
 *
 * Copyright (C) 2012 Michael Ossmann <mike@ossmann.com>
 *
 * This library is free software: you can redistribute it and/or modify
 * it under the terms of the GNU Lesser General Public License as published by
 * the Free Software Foundation, either version 3 of the License, or
 * (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public License
 * along with this library.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef LPC43XX_CCU_H
#define LPC43XX_CCU_H

/**@{*/

#include <libopencm3/cm3/common.h>
#include <libopencm3/lpc43xx/memorymap.h>

/* --- CCU1 registers ------------------------------------------------------ */

/* CCU1 power mode register */
#define CCU1_PM                         MMIO32(CCU1_BASE + 0x000)

/* CCU1 base clock status register */
#define CCU1_BASE_STAT                  MMIO32(CCU1_BASE + 0x004)

/* CLK_APB3_BUS clock configuration register */
#define CCU1_CLK_APB3_BUS_CFG           MMIO32(CCU1_BASE + 0x100)

/* CLK_APB3_BUS clock status register */
#define CCU1_CLK_APB3_BUS_STAT          MMIO32(CCU1_BASE + 0x104)

/* CLK_APB3_I2C1 configuration register */
#define CCU1_CLK_APB3_I2C1_CFG          MMIO32(CCU1_BASE + 0x108)

/* CLK_APB3_I2C1 status register */
#define CCU1_CLK_APB3_I2C1_STAT         MMIO32(CCU1_BASE + 0x10C)

/* CLK_APB3_DAC configuration register */
#define CCU1_CLK_APB3_DAC_CFG           MMIO32(CCU1_BASE + 0x110)

/* CLK_APB3_DAC status register */
#define CCU1_CLK_APB3_DAC_STAT          MMIO32(CCU1_BASE + 0x114)

/* CLK_APB3_ADC0 configuration register */
#define CCU1_CLK_APB3_ADC0_CFG          MMIO32(CCU1_BASE + 0x118)

/* CLK_APB3_ADC0 status register */
#define CCU1_CLK_APB3_ADC0_STAT         MMIO32(CCU1_BASE + 0x11C)

/* CLK_APB3_ADC1 configuration register */
#define CCU1_CLK_APB3_ADC1_CFG          MMIO32(CCU1_BASE + 0x120)

/* CLK_APB3_ADC1 status register */
#define CCU1_CLK_APB3_ADC1_STAT         MMIO32(CCU1_BASE + 0x124)

/* CLK_APB3_CAN0 configuration register */
#define CCU1_CLK_APB3_CAN0_CFG          MMIO32(CCU1_BASE + 0x128)

/* CLK_APB3_CAN0 status register */
#define CCU1_CLK_APB3_CAN0_STAT         MMIO32(CCU1_BASE + 0x12C)

/* CLK_APB1_BUS configuration register */
#define CCU1_CLK_APB1_BUS_CFG           MMIO32(CCU1_BASE + 0x200)

/* CLK_APB1_BUS status register */
#define CCU1_CLK_APB1_BUS_STAT          MMIO32(CCU1_BASE + 0x204)

/* CLK_APB1_MOTOCON configuration register */
#define CCU1_CLK_APB1_MOTOCONPWM_CFG    MMIO32(CCU1_BASE + 0x208)

/* CLK_APB1_MOTOCON status register */
#define CCU1_CLK_APB1_MOTOCONPWM_STAT   MMIO32(CCU1_BASE + 0x20C)

/* CLK_APB1_I2C0 configuration register */
#define CCU1_CLK_APB1_I2C0_CFG          MMIO32(CCU1_BASE + 0x210)

/* CLK_APB1_I2C0 status register */
#define CCU1_CLK_APB1_I2C0_STAT         MMIO32(CCU1_BASE + 0x214)

/* CLK_APB1_I2S configuration register */
#define CCU1_CLK_APB1_I2S_CFG           MMIO32(CCU1_BASE + 0x218)

/* CLK_APB1_I2S status register */
#define CCU1_CLK_APB1_I2S_STAT          MMIO32(CCU1_BASE + 0x21C)

/* CLK_APB3_CAN1 configuration register */
#define CCU1_CLK_APB1_CAN1_CFG          MMIO32(CCU1_BASE + 0x220)

/* CLK_APB3_CAN1 status register */
#define CCU1_CLK_APB1_CAN1_STAT         MMIO32(CCU1_BASE + 0x224)

/* CLK_SPIFI configuration register */
#define CCU1_CLK_SPIFI_CFG              MMIO32(CCU1_BASE + 0x300)

/* CLK_SPIFI status register */
#define CCU1_CLK_SPIFI_STAT             MMIO32(CCU1_BASE + 0x304)

/* CLK_M4_BUS configuration register */
#define CCU1_CLK_M4_BUS_CFG             MMIO32(CCU1_BASE + 0x400)

/* CLK_M4_BUS status register */
#define CCU1_CLK_M4_BUS_STAT            MMIO32(CCU1_BASE + 0x404)

/* CLK_M4_SPIFI configuration register */
#define CCU1_CLK_M4_SPIFI_CFG           MMIO32(CCU1_BASE + 0x408)

/* CLK_M4_SPIFI status register */
#define CCU1_CLK_M4_SPIFI_STAT          MMIO32(CCU1_BASE + 0x40C)

/* CLK_M4_GPIO configuration register */
#define CCU1_CLK_M4_GPIO_CFG            MMIO32(CCU1_BASE + 0x410)

/* CLK_M4_GPIO status register */
#define CCU1_CLK_M4_GPIO_STAT           MMIO32(CCU1_BASE + 0x414)

/* CLK_M4_LCD configuration register */
#define CCU1_CLK_M4_LCD_CFG             MMIO32(CCU1_BASE + 0x418)

/* CLK_M4_LCD status register */
#define CCU1_CLK_M4_LCD_STAT            MMIO32(CCU1_BASE + 0x41C)

/* CLK_M4_ETHERNET configuration register */
#define CCU1_CLK_M4_ETHERNET_CFG        MMIO32(CCU1_BASE + 0x420)

/* CLK_M4_ETHERNET status register */
#define CCU1_CLK_M4_ETHERNET_STAT       MMIO32(CCU1_BASE + 0x424)

/* CLK_M4_USB0 configuration register */
#define CCU1_CLK_M4_USB0_CFG            MMIO32(CCU1_BASE + 0x428)

/* CLK_M4_USB0 status register */
#define CCU1_CLK_M4_USB0_STAT           MMIO32(CCU1_BASE + 0x42C)

/* CLK_M4_EMC configuration register */
#define CCU1_CLK_M4_EMC_CFG             MMIO32(CCU1_BASE + 0x430)

/* CLK_M4_EMC status register */
#define CCU1_CLK_M4_EMC_STAT            MMIO32(CCU1_BASE + 0x434)

/* CLK_M4_SDIO configuration register */
#define CCU1_CLK_M4_SDIO_CFG            MMIO32(CCU1_BASE + 0x438)

/* CLK_M4_SDIO status register */
#define CCU1_CLK_M4_SDIO_STAT           MMIO32(CCU1_BASE + 0x43C)

/* CLK_M4_DMA configuration register */
#define CCU1_CLK_M4_DMA_CFG             MMIO32(CCU1_BASE + 0x440)

/* CLK_M4_DMA status register */
#define CCU1_CLK_M4_DMA_STAT            MMIO32(CCU1_BASE + 0x444)

/* CLK_M4_M4CORE configuration register */
#define CCU1_CLK_M4_M4CORE_CFG          MMIO32(CCU1_BASE + 0x448)

/* CLK_M4_M4CORE status register */
#define CCU1_CLK_M4_M4CORE_STAT         MMIO32(CCU1_BASE + 0x44C)

/* CLK_M4_SCT configuration register */
#define CCU1_CLK_M4_SCT_CFG             MMIO32(CCU1_BASE + 0x468)

/* CLK_M4_SCT status register */
#define CCU1_CLK_M4_SCT_STAT            MMIO32(CCU1_BASE + 0x46C)

/* CLK_M4_USB1 configuration register */
#define CCU1_CLK_M4_USB1_CFG            MMIO32(CCU1_BASE + 0x470)

/* CLK_M4_USB1 status register */
#define CCU1_CLK_M4_USB1_STAT           MMIO32(CCU1_BASE + 0x474)

/* CLK_M4_EMCDIV configuration register */
#define CCU1_CLK_M4_EMCDIV_CFG          MMIO32(CCU1_BASE + 0x478)

/* CLK_M4_EMCDIV status register */
#define CCU1_CLK_M4_EMCDIV_STAT         MMIO32(CCU1_BASE + 0x47C)

/* CLK_M4_M0_CFG configuration register */
#define CCU1_CLK_M4_M0APP_CFG           MMIO32(CCU1_BASE + 0x490)

/* CLK_M4_M0_STAT status register */
#define CCU1_CLK_M4_M0APP_STAT          MMIO32(CCU1_BASE + 0x494)

/* CLK_M4_VADC_CFG configuration register */
#define CCU1_CLK_M4_VADC_CFG            MMIO32(CCU1_BASE + 0x498)

/* CLK_M4_VADC_STAT configuration register */
#define CCU1_CLK_M4_VADC_STAT           MMIO32(CCU1_BASE + 0x49C)

/* CLK_M4_WWDT configuration register */
#define CCU1_CLK_M4_WWDT_CFG            MMIO32(CCU1_BASE + 0x500)

/* CLK_M4_WWDT status register */
#define CCU1_CLK_M4_WWDT_STAT           MMIO32(CCU1_BASE + 0x504)

/* CLK_M4_UART0 configuration register */
#define CCU1_CLK_M4_USART0_CFG          MMIO32(CCU1_BASE + 0x508)

/* CLK_M4_UART0 status register */
#define CCU1_CLK_M4_USART0_STAT         MMIO32(CCU1_BASE + 0x50C)

/* CLK_M4_UART1 configuration register */
#define CCU1_CLK_M4_UART1_CFG           MMIO32(CCU1_BASE + 0x510)

/* CLK_M4_UART1 status register */
#define CCU1_CLK_M4_UART1_STAT          MMIO32(CCU1_BASE + 0x514)

/* CLK_M4_SSP0 configuration register */
#define CCU1_CLK_M4_SSP0_CFG            MMIO32(CCU1_BASE + 0x518)

/* CLK_M4_SSP0 status register */
#define CCU1_CLK_M4_SSP0_STAT           MMIO32(CCU1_BASE + 0x51C)

/* CLK_M4_TIMER0 configuration register */
#define CCU1_CLK_M4_TIMER0_CFG          MMIO32(CCU1_BASE + 0x520)

/* CLK_M4_TIMER0 status register */
#define CCU1_CLK_M4_TIMER0_STAT         MMIO32(CCU1_BASE + 0x524)

/* CLK_M4_TIMER1 configuration register */
#define CCU1_CLK_M4_TIMER1_CFG          MMIO32(CCU1_BASE + 0x528)

/* CLK_M4_TIMER1 status register */
#define CCU1_CLK_M4_TIMER1_STAT         MMIO32(CCU1_BASE + 0x52C)

/* CLK_M4_SCU configuration register */
#define CCU1_CLK_M4_SCU_CFG             MMIO32(CCU1_BASE + 0x530)

/* CLK_M4_SCU status register */
#define CCU1_CLK_M4_SCU_STAT            MMIO32(CCU1_BASE + 0x534)

/* CLK_M4_CREG configuration register */
#define CCU1_CLK_M4_CREG_CFG            MMIO32(CCU1_BASE + 0x538)

/* CLK_M4_CREG status register */
#define CCU1_CLK_M4_CREG_STAT           MMIO32(CCU1_BASE + 0x53C)

/* CLK_M4_RITIMER configuration register */
#define CCU1_CLK_M4_RITIMER_CFG         MMIO32(CCU1_BASE + 0x600)

/* CLK_M4_RITIMER status register */
#define CCU1_CLK_M4_RITIMER_STAT        MMIO32(CCU1_BASE + 0x604)

/* CLK_M4_UART2 configuration register */
#define CCU1_CLK_M4_USART2_CFG          MMIO32(CCU1_BASE + 0x608)

/* CLK_M4_UART2 status register */
#define CCU1_CLK_M4_USART2_STAT         MMIO32(CCU1_BASE + 0x60C)

/* CLK_M4_UART3 configuration register */
#define CCU1_CLK_M4_USART3_CFG          MMIO32(CCU1_BASE + 0x610)

/* CLK_M4_UART3 status register */
#define CCU1_CLK_M4_USART3_STAT         MMIO32(CCU1_BASE + 0x614)

/* CLK_M4_TIMER2 configuration register */
#define CCU1_CLK_M4_TIMER2_CFG          MMIO32(CCU1_BASE + 0x618)

/* CLK_M4_TIMER2 status register */
#define CCU1_CLK_M4_TIMER2_STAT         MMIO32(CCU1_BASE + 0x61C)

/* CLK_M4_TIMER3 configuration register */
#define CCU1_CLK_M4_TIMER3_CFG          MMIO32(CCU1_BASE + 0x620)

/* CLK_M4_TIMER3 status register */
#define CCU1_CLK_M4_TIMER3_STAT         MMIO32(CCU1_BASE + 0x624)

/* CLK_M4_SSP1 configuration register */
#define CCU1_CLK_M4_SSP1_CFG            MMIO32(CCU1_BASE + 0x628)

/* CLK_M4_SSP1 status register */
#define CCU1_CLK_M4_SSP1_STAT           MMIO32(CCU1_BASE + 0x62C)

/* CLK_M4_QEI configuration register */
#define CCU1_CLK_M4_QEI_CFG             MMIO32(CCU1_BASE + 0x630)

/* CLK_M4_QEI status register */
#define CCU1_CLK_M4_QEI_STAT            MMIO32(CCU1_BASE + 0x634)

/* CLK_PERIPH_BUS configuration register */
#define CCU1_CLK_PERIPH_BUS_CFG         MMIO32(CCU1_BASE + 0x700)

/* CLK_PERIPH_BUS status register */
#define CCU1_CLK_PERIPH_BUS_STAT        MMIO32(CCU1_BASE + 0x704)

/* CLK_PERIPH_CORE configuration register */
#define CCU1_CLK_PERIPH_CORE_CFG        MMIO32(CCU1_BASE + 0x710)

/* CLK_PERIPH_CORE status register */
#define CCU1_CLK_PERIPH_CORE_STAT       MMIO32(CCU1_BASE + 0x714)

/* CLK_PERIPH_SGPIO configuration register */
#define CCU1_CLK_PERIPH_SGPIO_CFG       MMIO32(CCU1_BASE + 0x718)

/* CLK_PERIPH_SGPIO status register */
#define CCU1_CLK_PERIPH_SGPIO_STAT      MMIO32(CCU1_BASE + 0x71C)

/* CLK_USB0 configuration register */
#define CCU1_CLK_USB0_CFG               MMIO32(CCU1_BASE + 0x800)

/* CLK_USB0 status register */
#define CCU1_CLK_USB0_STAT              MMIO32(CCU1_BASE + 0x804)

/* CLK_USB1 configuration register */
#define CCU1_CLK_USB1_CFG               MMIO32(CCU1_BASE + 0x900)

/* CLK_USB1 status register */
#define CCU1_CLK_USB1_STAT              MMIO32(CCU1_BASE + 0x904)

/* CLK_SPI configuration register */
#define CCU1_CLK_SPI_CFG                MMIO32(CCU1_BASE + 0xA00)

/* CLK_SPI status register */
#define CCU1_CLK_SPI_STAT               MMIO32(CCU1_BASE + 0xA04)

/* CLK_VADC configuration register */
#define CCU1_CLK_VADC_CFG               MMIO32(CCU1_BASE + 0xB00)

/* CLK_VADC status register */
#define CCU1_CLK_VADC_STAT              MMIO32(CCU1_BASE + 0xB04)

/* --- CCU2 registers ------------------------------------------------------ */

/* CCU2 power mode register */
#define CCU2_PM                         MMIO32(CCU2_BASE + 0x000)

/* CCU2 base clocks status register */
#define CCU2_BASE_STAT                  MMIO32(CCU2_BASE + 0x004)

/* CLK_APLL configuration register */
#define CCU2_CLK_APLL_CFG               MMIO32(CCU2_BASE + 0x100)

/* CLK_APLL status register */
#define CCU2_CLK_APLL_STAT              MMIO32(CCU2_BASE + 0x104)

/* CLK_APB2_UART3 configuration register */
#define CCU2_CLK_APB2_USART3_CFG        MMIO32(CCU2_BASE + 0x200)

/* CLK_APB2_UART3 status register */
#define CCU2_CLK_APB2_USART3_STAT       MMIO32(CCU2_BASE + 0x204)

/* CLK_APB2_UART2 configuration register */
#define CCU2_CLK_APB2_USART2_CFG        MMIO32(CCU2_BASE + 0x300)

/* CLK_APB2_UART2 status register */
#define CCU2_CLK_APB2_USART2_STAT       MMIO32(CCU2_BASE + 0x304)

/* CLK_APB0_UART1 configuration register */
#define CCU2_CLK_APB0_UART1_CFG         MMIO32(CCU2_BASE + 0x400)

/* CLK_APB0_UART1 status register */
#define CCU2_CLK_APB0_UART1_STAT        MMIO32(CCU2_BASE + 0x404)

/* CLK_APB0_UART0 configuration register */
#define CCU2_CLK_APB0_USART0_CFG        MMIO32(CCU2_BASE + 0x500)

/* CLK_APB0_UART0 status register */
#define CCU2_CLK_APB0_USART0_STAT       MMIO32(CCU2_BASE + 0x504)

/* CLK_APB2_SSP1 configuration register */
#define CCU2_CLK_APB2_SSP1_CFG          MMIO32(CCU2_BASE + 0x600)

/* CLK_APB2_SSP1 status register */
#define CCU2_CLK_APB2_SSP1_STAT         MMIO32(CCU2_BASE + 0x604)

/* CLK_APB0_SSP0 configuration register */
#define CCU2_CLK_APB0_SSP0_CFG          MMIO32(CCU2_BASE + 0x700)

/* CLK_APB0_SSP0 status register */
#define CCU2_CLK_APB0_SSP0_STAT         MMIO32(CCU2_BASE + 0x704)

/* CLK_SDIO configuration register (for SD/MMC) */
#define CCU2_CLK_SDIO_CFG               MMIO32(CCU2_BASE + 0x800)

/* CLK_SDIO status register (for SD/MMC) */
#define CCU2_CLK_SDIO_STAT              MMIO32(CCU2_BASE + 0x804)

/**@}*/

#endif