summaryrefslogtreecommitdiffstats
path: root/libopencm3/include/libopencm3/lpc43xx/atimer.h
blob: cbb70d72366450c4a01613a459bf73156cbf41b3 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
/** @defgroup atimer_defines Alarm Timer Defines

@brief <b>Defined Constants and Types for the LPC43xx Alarm Timer</b>

@ingroup LPC43xx_defines

@version 1.0.0

@author @htmlonly &copy; @endhtmlonly 2012 Michael Ossmann <mike@ossmann.com>

@date 10 March 2013

LGPL License Terms @ref lgpl_license
 */
/*
 * This file is part of the libopencm3 project.
 *
 * Copyright (C) 2012 Michael Ossmann <mike@ossmann.com>
 *
 * This library is free software: you can redistribute it and/or modify
 * it under the terms of the GNU Lesser General Public License as published by
 * the Free Software Foundation, either version 3 of the License, or
 * (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public License
 * along with this library.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef LPC43XX_ATIMER_H
#define LPC43XX_ATIMER_H

/**@{*/

#include <libopencm3/cm3/common.h>
#include <libopencm3/lpc43xx/memorymap.h>

/* --- Alarm Timer registers ----------------------------------------------- */

/* Downcounter register */
#define ATIMER_DOWNCOUNTER              MMIO32(ATIMER_BASE + 0x000)

/* Preset value register */
#define ATIMER_PRESET                   MMIO32(ATIMER_BASE + 0x004)

/* Interrupt clear enable register */
#define ATIMER_CLR_EN                   MMIO32(ATIMER_BASE + 0xFD8)

/* Interrupt set enable register */
#define ATIMER_SET_EN                   MMIO32(ATIMER_BASE + 0xFDC)

/* Status register */
#define ATIMER_STATUS                   MMIO32(ATIMER_BASE + 0xFE0)

/* Enable register */
#define ATIMER_ENABLE                   MMIO32(ATIMER_BASE + 0xFE4)

/* Clear register */
#define ATIMER_CLR_STAT                 MMIO32(ATIMER_BASE + 0xFE8)

/* Set register */
#define ATIMER_SET_STAT                 MMIO32(ATIMER_BASE + 0xFEC)

/**@}*/

#endif