summaryrefslogtreecommitdiffstats
path: root/libopencm3/include/libopencm3/dispatch/nvic.h
blob: a1f1751eebe21581958963200b2d3f1f81ed5794 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
#if defined(STM32F0)
#	include <libopencm3/stm32/f0/nvic.h>
#elif defined(STM32F1)
#	include <libopencm3/stm32/f1/nvic.h>
#elif defined(STM32F2)
#	include <libopencm3/stm32/f2/nvic.h>
#elif defined(STM32F3)
#	include <libopencm3/stm32/f3/nvic.h>
#elif defined(STM32F4)
#	include <libopencm3/stm32/f4/nvic.h>
#elif defined(STM32L1)
#	include <libopencm3/stm32/l1/nvic.h>

#elif defined(EFM32TG)
#	include <libopencm3/efm32/efm32tg/nvic.h>
#elif defined(EFM32G)
#	include <libopencm3/efm32/efm32g/nvic.h>
#elif defined(EFM32LG)
#	include <libopencm3/efm32/efm32lg/nvic.h>
#elif defined(EFM32GG)
#	include <libopencm3/efm32/efm32gg/nvic.h>

#elif defined(LPC13XX)
#	include <libopencm3/lpc13xx/nvic.h>
#elif defined(LPC17XX)
#	include <libopencm3/lpc17xx/nvic.h>
#elif defined(LPC43XX_M4)
#	include <libopencm3/lpc43xx/m4/nvic.h>
#elif defined(LPC43XX_M0)
#	include <libopencm3/lpc43xx/m0/nvic.h>

#elif defined(SAM3A)
#	include <libopencm3/sam/3a/nvic.h>
#elif defined(SAM3N)
#	include <libopencm3/sam/3n/nvic.h>
#elif defined(SAM3S)
#	include <libopencm3/sam/3s/nvic.h>
#elif defined(SAM3U)
#	include <libopencm3/sam/3u/nvic.h>
#elif defined(SAM3X)
#	include <libopencm3/sam/3x/nvic.h>

#elif defined(LM3S) || defined(LM4F)
/* Yes, we use the same interrupt table for both LM3S and LM4F */
#	include <libopencm3/lm3s/nvic.h>

#else
#	warning"no interrupts defined for chipset; NVIC_IRQ_COUNT = 0"

#define NVIC_IRQ_COUNT 0

#endif