aboutsummaryrefslogtreecommitdiffstats
path: root/tests/memlib/memlib_block_sdp_1clk.txt
blob: 07c76c2a202682ae4436b3704ad2d9f5e59ee13a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
ram block \RAM_BLOCK_SDP_1CLK {
	cost 64;
	abits 10;
	widths 1 2 4 8 16 per_port;
	init any;
	port sw "W" {
		clock anyedge "C";
		ifdef TRANS_OLD {
			option "TRANS" 0 {
				wrtrans "R" old;
			}
		}
		ifdef TRANS_NEW {
			option "TRANS" 1 {
				wrtrans "R" new;
			}
		}
	}
	port sr "R" {
		clock anyedge "C";
	}
}