aboutsummaryrefslogtreecommitdiffstats
path: root/tests
Commit message (Expand)AuthorAgeFilesLines
...
* Various fixes for memories with offsetsClifford Wolf2015-02-141-2/+2
* Added $meminit support to "memory" commandClifford Wolf2015-02-142-15/+13
* Added $meminit test caseClifford Wolf2015-02-141-0/+30
* Some test related fixesClifford Wolf2015-02-124-151/+1
* Bugfix in resource sharing testClifford Wolf2015-01-271-1/+1
* Refactoring of memory_bram and xilinx bramsClifford Wolf2015-01-182-2/+4
* improvements in muxtree/select_leaves testClifford Wolf2015-01-181-2/+5
* Improvements in opt_muxtreeClifford Wolf2015-01-181-0/+8
* Tiny fix in vcdcd.plClifford Wolf2015-01-131-2/+2
* Added memory_bram "shuffle_enable" featureClifford Wolf2015-01-041-0/+4
* Added "memory -bram"Clifford Wolf2015-01-031-1/+1
* Added memory_bram 'or_next_if_better' featureClifford Wolf2015-01-031-3/+6
* memory_bram transp supportClifford Wolf2015-01-031-42/+66
* Progress in memory_bramClifford Wolf2015-01-033-14/+17
* Added proper clkpol support to memory_bramClifford Wolf2015-01-021-1/+1
* Fixes and improvements in bram testClifford Wolf2015-01-021-20/+8
* Progress in bram testbenchClifford Wolf2015-01-021-11/+28
* Progress in memory_bramClifford Wolf2015-01-023-13/+11
* Progress in memory_bramClifford Wolf2015-01-023-22/+32
* Progress in bram testbenchClifford Wolf2015-01-013-42/+184
* Bram testbench (incomplete)Clifford Wolf2015-01-012-0/+120
* Added "yosys -qq" to also quiet warning messagesClifford Wolf2014-11-091-1/+1
* Added support for task and function args in parenthesesClifford Wolf2014-10-271-1/+35
* Added "synth" commandClifford Wolf2014-09-141-2/+2
* Fixed autotest for non-basename argumentsClifford Wolf2014-09-061-0/+3
* Added tests/various/constmsk_test.ysClifford Wolf2014-09-043-0/+68
* Added autotest -e (do not use -noexpr on write_verilog)Clifford Wolf2014-08-303-4/+6
* Cosmetic changes to FSM testsClifford Wolf2014-08-211-1/+1
* Some improvements in FSM mapping and recodingClifford Wolf2014-08-141-1/+2
* Added test_verific mode to tests/fsm/generate.pyClifford Wolf2014-08-121-7/+17
* Added multi-dim memory test (requires iverilog git head)Clifford Wolf2014-08-121-0/+11
* Fixed FSM mapping for multiple reset-like signalsClifford Wolf2014-08-101-7/+22
* Some improvements in fsm_opt and fsm_map for FSM with unreachable statesClifford Wolf2014-08-091-1/+2
* Improved FSM testsClifford Wolf2014-08-083-2/+4
* Added FSM test benchClifford Wolf2014-08-082-0/+113
* Improved scope resolution of local regs in Verilog+AST frontendClifford Wolf2014-08-051-0/+63
* Fixed AST handling of variables declared inside a functions main blockClifford Wolf2014-08-051-0/+13
* Added "wreduce" to some of the standard test benchesClifford Wolf2014-08-033-2/+3
* Consolidated hana test benches into fewer filesClifford Wolf2014-08-01175-1332/+1622
* Added "test_autotb -n <num_iter>" optionClifford Wolf2014-08-011-2/+5
* Added "make -j{N}" support to "make test"Clifford Wolf2014-07-306-12/+29
* Renamed "write_autotest" to "test_autotb" and moved to passes/tests/Clifford Wolf2014-07-291-1/+1
* Added support for "upto" wires to Verilog front- and back-endClifford Wolf2014-07-281-0/+57
* Improvements in tests/vloghtbClifford Wolf2014-07-282-11/+17
* Added techmap -externClifford Wolf2014-07-272-1/+28
* Added tests/various/.gitignoreClifford Wolf2014-07-261-0/+1
* Added tests/various/submod_extract.ysClifford Wolf2014-07-262-0/+27
* Use "wget -N" in tests/vloghtb/run-test.shClifford Wolf2014-07-261-2/+2
* Renamed some of the test cases in tests/simple to avoid name collisionsClifford Wolf2014-07-2515-30/+30
* Use "opt -fine" in test/vloght/test_mapopt.shClifford Wolf2014-07-212-2/+3