aboutsummaryrefslogtreecommitdiffstats
path: root/kernel/rtlil.h
Commit message (Expand)AuthorAgeFilesLines
* IdString optimizationClifford Wolf2014-12-311-0/+6
* added hashlib::mkhash_initClifford Wolf2014-12-301-1/+1
* Added "yosys -X"Clifford Wolf2014-12-291-0/+11
* Converting "share" to dict<> and pool<> completeClifford Wolf2014-12-291-2/+9
* Added mkhash_xorshift()Clifford Wolf2014-12-291-2/+3
* Fixed performance bug in object hashingClifford Wolf2014-12-281-1/+1
* Renamed hashmap.h to hashlib.h, some related improvementsClifford Wolf2014-12-281-5/+26
* More dict/pool related changesClifford Wolf2014-12-271-2/+2
* More hashtable finetuningClifford Wolf2014-12-271-3/+5
* Replaced std::unordered_set (nodict) with Yosys::poolClifford Wolf2014-12-261-113/+19
* Replaced std::unordered_map as implementation for Yosys::dictClifford Wolf2014-12-261-2/+30
* Added Yosys::{dict,nodict,vector} container typesClifford Wolf2014-12-261-263/+357
* Renamed extend() to extend_xx(), changed most users to extend_u0()Clifford Wolf2014-12-241-1/+1
* Added support for multiple clock domains to "abc" passClifford Wolf2014-12-211-0/+1
* Fixed build with gcc 4.6Clifford Wolf2014-12-161-1/+1
* Added IdString::destruct_guard hackClifford Wolf2014-12-111-0/+13
* Added bool constructors to SigBit and SigSpecClifford Wolf2014-12-081-0/+2
* Added module->addDffe() and module->addDffeGate()Clifford Wolf2014-12-081-0/+2
* Improved TopoSort determinismClifford Wolf2014-11-071-1/+1
* Fixed a few VS warningsClifford Wolf2014-10-171-1/+1
* Made iterators extend std::iterator and added == operatorWilliam Speirs2014-10-151-2/+4
* Added support for "keep" on modulesClifford Wolf2014-09-291-0/+5
* Initialize RTLIL::Const from std::vector<bool>Clifford Wolf2014-09-191-1/+2
* Removed $bu0 cell typeClifford Wolf2014-09-041-2/+0
* Using std::vector<RTLIL::State> instead of RTLIL::Const for RTLIL::SigChunk::...Clifford Wolf2014-09-011-3/+3
* Added RTLIL::Const::size()Clifford Wolf2014-08-311-0/+2
* Typo fixes in cell->*Param() APIClifford Wolf2014-08-311-4/+4
* Added design->scratchpadClifford Wolf2014-08-301-0/+11
* Added is_signed argument to SigSpec.as_int() and Const.as_int()Clifford Wolf2014-08-241-2/+2
* Added emscripten (emcc) support to build system and some build fixesClifford Wolf2014-08-221-3/+2
* Added mod->addGate() methods for new gate typesClifford Wolf2014-08-191-10/+24
* Added module->uniquify()Clifford Wolf2014-08-161-0/+3
* Renamed $_INV_ cell type to $_NOT_Clifford Wolf2014-08-151-2/+2
* More idstring sort_by_* helpers and fixed tpl ordering in techmapClifford Wolf2014-08-151-1/+13
* Added RTLIL::SigSpec::to_sigbit_map()Clifford Wolf2014-08-141-0/+1
* Added sig.{replace,remove,extract} variants for std::{map,set} patternClifford Wolf2014-08-141-1/+11
* Added module->portsClifford Wolf2014-08-141-0/+2
* RIP $safe_pmuxClifford Wolf2014-08-141-4/+2
* Fixed SigBit(RTLIL::Wire *wire) constructorClifford Wolf2014-08-121-1/+1
* Added support for truncating of wires to wreduce passClifford Wolf2014-08-051-0/+7
* Added RTLIL::IdString::in(...)Clifford Wolf2014-08-041-5/+18
* Removed at() method from RTLIL::IdStringClifford Wolf2014-08-021-5/+4
* No implicit conversion from IdString to anything elseClifford Wolf2014-08-021-5/+5
* More bugfixes related to new RTLIL::IdStringClifford Wolf2014-08-021-9/+20
* Limit size of log_signal buffer to 100 elementsClifford Wolf2014-08-021-2/+2
* Improvements in new RTLIL::IdString implementationClifford Wolf2014-08-021-24/+54
* Implemented new reference counting RTLIL::IdStringClifford Wolf2014-08-021-13/+84
* Fixed memory corruption related to id2cstr()Clifford Wolf2014-08-021-2/+2
* More cleanups related to RTLIL::IdString usageClifford Wolf2014-08-021-62/+35
* Preparations for RTLIL::IdString redesign: cleanup of existing codeClifford Wolf2014-08-021-9/+47