aboutsummaryrefslogtreecommitdiffstats
path: root/examples/intel
diff options
context:
space:
mode:
Diffstat (limited to 'examples/intel')
-rw-r--r--examples/intel/DE2i-150/sevenseg.v22
-rw-r--r--examples/intel/DE2i-150/top.v6
-rw-r--r--examples/intel/MAX10/sevenseg.v22
-rw-r--r--examples/intel/MAX10/top.v6
4 files changed, 28 insertions, 28 deletions
diff --git a/examples/intel/DE2i-150/sevenseg.v b/examples/intel/DE2i-150/sevenseg.v
index b845f5211..06cf7c146 100644
--- a/examples/intel/DE2i-150/sevenseg.v
+++ b/examples/intel/DE2i-150/sevenseg.v
@@ -3,15 +3,15 @@ module sevenseg ( output reg [6:0] HEX0,
always @(*) begin
case(SW)
- 4'h1: HEX0 = 7'b1111001;
- 4'h2: HEX0 = 7'b0100100;
- 4'h3: HEX0 = 7'b0110000;
- 4'h4: HEX0 = 7'b0011001;
- 4'h5: HEX0 = 7'b0010010;
- 4'h6: HEX0 = 7'b0000010;
- 4'h7: HEX0 = 7'b1111000;
- 4'h8: HEX0 = 7'b0000000;
- 4'h9: HEX0 = 7'b0011000;
+ 4'h1: HEX0 = 7'b1111001;
+ 4'h2: HEX0 = 7'b0100100;
+ 4'h3: HEX0 = 7'b0110000;
+ 4'h4: HEX0 = 7'b0011001;
+ 4'h5: HEX0 = 7'b0010010;
+ 4'h6: HEX0 = 7'b0000010;
+ 4'h7: HEX0 = 7'b1111000;
+ 4'h8: HEX0 = 7'b0000000;
+ 4'h9: HEX0 = 7'b0011000;
4'ha: HEX0 = 7'b0001000;
4'hb: HEX0 = 7'b0000011;
4'hc: HEX0 = 7'b1000110;
@@ -20,6 +20,6 @@ module sevenseg ( output reg [6:0] HEX0,
4'hf: HEX0 = 7'b0001110;
4'h0: HEX0 = 7'b1000000;
endcase // case (SW)
- end
-
+ end
+
endmodule
diff --git a/examples/intel/DE2i-150/top.v b/examples/intel/DE2i-150/top.v
index 75c778feb..2bada0e21 100644
--- a/examples/intel/DE2i-150/top.v
+++ b/examples/intel/DE2i-150/top.v
@@ -1,8 +1,8 @@
`default_nettype none
module top ( output wire [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7,
input wire [15:0] SW );
-
-
+
+
sevenseg UUD0 (.HEX0(HEX0), .SW(4'h7));
sevenseg UUD1 (.HEX0(HEX1), .SW(4'h1));
sevenseg UUD2 (.HEX0(HEX2), .SW(4'h0));
@@ -11,5 +11,5 @@ module top ( output wire [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7,
sevenseg UUD5 (.HEX0(HEX5), .SW(SW[7:4]));
sevenseg UUD6 (.HEX0(HEX6), .SW(SW[11:8]));
sevenseg UUD7 (.HEX0(HEX7), .SW(SW[15:12]));
-
+
endmodule
diff --git a/examples/intel/MAX10/sevenseg.v b/examples/intel/MAX10/sevenseg.v
index b845f5211..06cf7c146 100644
--- a/examples/intel/MAX10/sevenseg.v
+++ b/examples/intel/MAX10/sevenseg.v
@@ -3,15 +3,15 @@ module sevenseg ( output reg [6:0] HEX0,
always @(*) begin
case(SW)
- 4'h1: HEX0 = 7'b1111001;
- 4'h2: HEX0 = 7'b0100100;
- 4'h3: HEX0 = 7'b0110000;
- 4'h4: HEX0 = 7'b0011001;
- 4'h5: HEX0 = 7'b0010010;
- 4'h6: HEX0 = 7'b0000010;
- 4'h7: HEX0 = 7'b1111000;
- 4'h8: HEX0 = 7'b0000000;
- 4'h9: HEX0 = 7'b0011000;
+ 4'h1: HEX0 = 7'b1111001;
+ 4'h2: HEX0 = 7'b0100100;
+ 4'h3: HEX0 = 7'b0110000;
+ 4'h4: HEX0 = 7'b0011001;
+ 4'h5: HEX0 = 7'b0010010;
+ 4'h6: HEX0 = 7'b0000010;
+ 4'h7: HEX0 = 7'b1111000;
+ 4'h8: HEX0 = 7'b0000000;
+ 4'h9: HEX0 = 7'b0011000;
4'ha: HEX0 = 7'b0001000;
4'hb: HEX0 = 7'b0000011;
4'hc: HEX0 = 7'b1000110;
@@ -20,6 +20,6 @@ module sevenseg ( output reg [6:0] HEX0,
4'hf: HEX0 = 7'b0001110;
4'h0: HEX0 = 7'b1000000;
endcase // case (SW)
- end
-
+ end
+
endmodule
diff --git a/examples/intel/MAX10/top.v b/examples/intel/MAX10/top.v
index 75c778feb..2bada0e21 100644
--- a/examples/intel/MAX10/top.v
+++ b/examples/intel/MAX10/top.v
@@ -1,8 +1,8 @@
`default_nettype none
module top ( output wire [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7,
input wire [15:0] SW );
-
-
+
+
sevenseg UUD0 (.HEX0(HEX0), .SW(4'h7));
sevenseg UUD1 (.HEX0(HEX1), .SW(4'h1));
sevenseg UUD2 (.HEX0(HEX2), .SW(4'h0));
@@ -11,5 +11,5 @@ module top ( output wire [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7,
sevenseg UUD5 (.HEX0(HEX5), .SW(SW[7:4]));
sevenseg UUD6 (.HEX0(HEX6), .SW(SW[11:8]));
sevenseg UUD7 (.HEX0(HEX7), .SW(SW[15:12]));
-
+
endmodule