aboutsummaryrefslogtreecommitdiffstats
path: root/tests
diff options
context:
space:
mode:
authorEddie Hung <eddie@fpgeh.com>2020-01-11 13:49:24 -0800
committerGitHub <noreply@github.com>2020-01-11 13:49:24 -0800
commit04a2eb82045a658de22cea610a3ac8c5dee9333c (patch)
tree6014022c0a9e010e0bea36eff1bd1919133e10b0 /tests
parentd2df2a8fef8d01b70fa5faa4397e1d628b9ceb5b (diff)
parent1ccee4b95e1e7a2edf55c989d6acc7d6f63762ba (diff)
downloadyosys-04a2eb82045a658de22cea610a3ac8c5dee9333c.tar.gz
yosys-04a2eb82045a658de22cea610a3ac8c5dee9333c.tar.bz2
yosys-04a2eb82045a658de22cea610a3ac8c5dee9333c.zip
Merge pull request #1625 from YosysHQ/eddie/abc9_mfs
abc9: re-enable "&mfs" optimisation for synth_{xilinx,ecp5}
Diffstat (limited to 'tests')
-rw-r--r--tests/arch/ecp5/bug1459.ys25
1 files changed, 25 insertions, 0 deletions
diff --git a/tests/arch/ecp5/bug1459.ys b/tests/arch/ecp5/bug1459.ys
new file mode 100644
index 000000000..1142ae0b5
--- /dev/null
+++ b/tests/arch/ecp5/bug1459.ys
@@ -0,0 +1,25 @@
+read_verilog <<EOT
+module register_file(
+ input wire clk,
+ input wire write_enable,
+ input wire [63:0] write_data,
+ input wire [4:0] write_reg,
+ input wire [4:0] read1_reg,
+ output reg [63:0] read1_data,
+ );
+
+ reg [63:0] registers[0:31];
+
+ always @(posedge clk) begin
+ if (write_enable == 1'b1) begin
+ registers[write_reg] <= write_data;
+ end
+ end
+
+ always @(all) begin
+ read1_data <= registers[read1_reg];
+ end
+endmodule
+EOT
+
+synth_ecp5 -abc9