diff options
author | Claire Wolf <clifford@clifford.at> | 2020-03-03 08:38:32 -0800 |
---|---|---|
committer | GitHub <noreply@github.com> | 2020-03-03 08:38:32 -0800 |
commit | b597f85b13b5369398350ef4ef43b7b2521eb140 (patch) | |
tree | 18ea3d52b5927ea1491162458e16cfcfd3280418 /tests/various | |
parent | 91892465e1af2bcb5ec348b86ba4e566b040cb12 (diff) | |
parent | f80fe8dc22ca2b3639b7b0bbff69458addb05432 (diff) | |
download | yosys-b597f85b13b5369398350ef4ef43b7b2521eb140.tar.gz yosys-b597f85b13b5369398350ef4ef43b7b2521eb140.tar.bz2 yosys-b597f85b13b5369398350ef4ef43b7b2521eb140.zip |
Merge pull request #1718 from boqwxp/precise_locations
Closes #1717. Add more precise Verilog source location information to AST and RTLIL nodes.
Diffstat (limited to 'tests/various')
-rw-r--r-- | tests/various/mem2reg.ys | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/tests/various/mem2reg.ys b/tests/various/mem2reg.ys index 85d6267c5..ba94787bc 100644 --- a/tests/various/mem2reg.ys +++ b/tests/various/mem2reg.ys @@ -9,6 +9,6 @@ EOT proc cd top -select -assert-count 1 m:data1 a:src=<<EOT:4 %i -select -assert-count 2 w:data2[*] a:src=<<EOT:5 %i +select -assert-count 1 m:data1 a:src=<<EOT:4.43-4.48 %i +select -assert-count 2 w:data2[*] a:src=<<EOT:5.41-5.46 %i select -assert-none a:mem2reg |