aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/xilinx/xcu_dsp_map.v
diff options
context:
space:
mode:
authorMarcin Kościelnicki <koriakin@0x04.net>2019-10-08 17:00:30 +0000
committerMarcin Kościelnicki <koriakin@0x04.net>2019-10-22 18:06:57 +0200
commit7b350cacd410b16fdac5a6933aea1bb009b83621 (patch)
tree934e58717f9ba5463d97d56eaf8c82d875677494 /techlibs/xilinx/xcu_dsp_map.v
parenta3a7bb9bf7160d434db7a4737e68f6b015b221ef (diff)
downloadyosys-7b350cacd410b16fdac5a6933aea1bb009b83621.tar.gz
yosys-7b350cacd410b16fdac5a6933aea1bb009b83621.tar.bz2
yosys-7b350cacd410b16fdac5a6933aea1bb009b83621.zip
xilinx: Support multiplier mapping for all families.
This supports several older families that are not yet supported for actual logic synthesis — the intention is to add them soon.
Diffstat (limited to 'techlibs/xilinx/xcu_dsp_map.v')
-rw-r--r--techlibs/xilinx/xcu_dsp_map.v51
1 files changed, 51 insertions, 0 deletions
diff --git a/techlibs/xilinx/xcu_dsp_map.v b/techlibs/xilinx/xcu_dsp_map.v
new file mode 100644
index 000000000..fa95a5776
--- /dev/null
+++ b/techlibs/xilinx/xcu_dsp_map.v
@@ -0,0 +1,51 @@
+module \$__MUL27X18 (input [26:0] A, input [17:0] B, output [44:0] Y);
+ parameter A_SIGNED = 0;
+ parameter B_SIGNED = 0;
+ parameter A_WIDTH = 0;
+ parameter B_WIDTH = 0;
+ parameter Y_WIDTH = 0;
+
+ wire [47:0] P_48;
+ DSP48E2 #(
+ // Disable all registers
+ .ACASCREG(0),
+ .ADREG(0),
+ .A_INPUT("DIRECT"),
+ .ALUMODEREG(0),
+ .AREG(0),
+ .BCASCREG(0),
+ .B_INPUT("DIRECT"),
+ .BREG(0),
+ .CARRYINREG(0),
+ .CARRYINSELREG(0),
+ .CREG(0),
+ .DREG(0),
+ .INMODEREG(0),
+ .MREG(0),
+ .OPMODEREG(0),
+ .PREG(0),
+ .USE_MULT("MULTIPLY"),
+ .USE_SIMD("ONE48"),
+ .AMULTSEL("A"),
+ .BMULTSEL("B")
+ ) _TECHMAP_REPLACE_ (
+ //Data path
+ .A({{3{A[26]}}, A}),
+ .B(B),
+ .C(48'b0),
+ .D(27'b0),
+ .P(P_48),
+
+ .INMODE(5'b00000),
+ .ALUMODE(4'b0000),
+ .OPMODE(9'b00000101),
+ .CARRYINSEL(3'b000),
+
+ .ACIN(30'b0),
+ .BCIN(18'b0),
+ .PCIN(48'b0),
+ .CARRYIN(1'b0)
+ );
+ assign Y = P_48;
+endmodule
+